Commit | Line | Data |
---|---|---|
655ff266 LD |
1 | /* |
2 | * sama5d3.dtsi - Device Tree Include file for SAMA5D3 family SoC | |
3 | * applies to SAMA5D31, SAMA5D33, SAMA5D34, SAMA5D35 SoC | |
4 | * | |
5 | * Copyright (C) 2013 Atmel, | |
6 | * 2013 Ludovic Desroches <ludovic.desroches@atmel.com> | |
7 | * | |
8 | * Licensed under GPLv2 or later. | |
9 | */ | |
10 | ||
6db64d29 | 11 | #include "skeleton.dtsi" |
d4ae89c8 | 12 | #include <dt-bindings/dma/at91.h> |
c9d0f317 | 13 | #include <dt-bindings/pinctrl/at91.h> |
5e8b3bc3 | 14 | #include <dt-bindings/interrupt-controller/irq.h> |
92f8629b | 15 | #include <dt-bindings/gpio/gpio.h> |
655ff266 LD |
16 | |
17 | / { | |
18 | model = "Atmel SAMA5D3 family SoC"; | |
19 | compatible = "atmel,sama5d3", "atmel,sama5"; | |
20 | interrupt-parent = <&aic>; | |
21 | ||
22 | aliases { | |
23 | serial0 = &dbgu; | |
24 | serial1 = &usart0; | |
25 | serial2 = &usart1; | |
26 | serial3 = &usart2; | |
27 | serial4 = &usart3; | |
28 | gpio0 = &pioA; | |
29 | gpio1 = &pioB; | |
30 | gpio2 = &pioC; | |
31 | gpio3 = &pioD; | |
32 | gpio4 = &pioE; | |
33 | tcb0 = &tcb0; | |
34 | tcb1 = &tcb1; | |
35 | i2c0 = &i2c0; | |
36 | i2c1 = &i2c1; | |
37 | i2c2 = &i2c2; | |
38 | ssc0 = &ssc0; | |
39 | ssc1 = &ssc1; | |
40 | }; | |
41 | cpus { | |
42 | cpu@0 { | |
43 | compatible = "arm,cortex-a5"; | |
44 | }; | |
45 | }; | |
46 | ||
47 | memory { | |
48 | reg = <0x20000000 0x8000000>; | |
49 | }; | |
50 | ||
51 | ahb { | |
52 | compatible = "simple-bus"; | |
53 | #address-cells = <1>; | |
54 | #size-cells = <1>; | |
55 | ranges; | |
56 | ||
57 | apb { | |
58 | compatible = "simple-bus"; | |
59 | #address-cells = <1>; | |
60 | #size-cells = <1>; | |
61 | ranges; | |
62 | ||
63 | mmc0: mmc@f0000000 { | |
64 | compatible = "atmel,hsmci"; | |
65 | reg = <0xf0000000 0x600>; | |
5e8b3bc3 | 66 | interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>; |
d4ae89c8 | 67 | dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(0)>; |
05c1bc97 | 68 | dma-names = "rxtx"; |
655ff266 LD |
69 | pinctrl-names = "default"; |
70 | pinctrl-0 = <&pinctrl_mmc0_clk_cmd_dat0 &pinctrl_mmc0_dat1_3 &pinctrl_mmc0_dat4_7>; | |
71 | status = "disabled"; | |
72 | #address-cells = <1>; | |
73 | #size-cells = <0>; | |
74 | }; | |
75 | ||
76 | spi0: spi@f0004000 { | |
77 | #address-cells = <1>; | |
78 | #size-cells = <0>; | |
79 | compatible = "atmel,at91sam9x5-spi"; | |
80 | reg = <0xf0004000 0x100>; | |
5e8b3bc3 | 81 | interrupts = <24 IRQ_TYPE_LEVEL_HIGH 3>; |
655ff266 LD |
82 | cs-gpios = <&pioD 13 0 |
83 | &pioD 14 0 /* conflicts with SCK0 and CANRX0 */ | |
84 | &pioD 15 0 /* conflicts with CTS0 and CANTX0 */ | |
85 | &pioD 16 0 /* conflicts with RTS0 and PWMFI3 */ | |
86 | >; | |
87 | pinctrl-names = "default"; | |
88 | pinctrl-0 = <&pinctrl_spi0>; | |
89 | status = "disabled"; | |
90 | }; | |
91 | ||
92 | ssc0: ssc@f0008000 { | |
93 | compatible = "atmel,at91sam9g45-ssc"; | |
94 | reg = <0xf0008000 0x4000>; | |
5e8b3bc3 | 95 | interrupts = <38 IRQ_TYPE_LEVEL_HIGH 4>; |
655ff266 LD |
96 | pinctrl-names = "default"; |
97 | pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>; | |
98 | status = "disabled"; | |
99 | }; | |
100 | ||
101 | can0: can@f000c000 { | |
102 | compatible = "atmel,at91sam9x5-can"; | |
103 | reg = <0xf000c000 0x300>; | |
5e8b3bc3 | 104 | interrupts = <40 IRQ_TYPE_LEVEL_HIGH 3>; |
655ff266 LD |
105 | pinctrl-names = "default"; |
106 | pinctrl-0 = <&pinctrl_can0_rx_tx>; | |
107 | status = "disabled"; | |
108 | }; | |
109 | ||
110 | tcb0: timer@f0010000 { | |
111 | compatible = "atmel,at91sam9x5-tcb"; | |
112 | reg = <0xf0010000 0x100>; | |
5e8b3bc3 | 113 | interrupts = <26 IRQ_TYPE_LEVEL_HIGH 0>; |
655ff266 LD |
114 | }; |
115 | ||
116 | i2c0: i2c@f0014000 { | |
117 | compatible = "atmel,at91sam9x5-i2c"; | |
118 | reg = <0xf0014000 0x4000>; | |
5e8b3bc3 | 119 | interrupts = <18 IRQ_TYPE_LEVEL_HIGH 6>; |
d4ae89c8 LD |
120 | dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(7)>, |
121 | <&dma0 2 AT91_DMA_CFG_PER_ID(8)>; | |
d9a63a45 | 122 | dma-names = "tx", "rx"; |
655ff266 LD |
123 | pinctrl-names = "default"; |
124 | pinctrl-0 = <&pinctrl_i2c0>; | |
125 | #address-cells = <1>; | |
126 | #size-cells = <0>; | |
127 | status = "disabled"; | |
128 | }; | |
129 | ||
130 | i2c1: i2c@f0018000 { | |
131 | compatible = "atmel,at91sam9x5-i2c"; | |
132 | reg = <0xf0018000 0x4000>; | |
5e8b3bc3 | 133 | interrupts = <19 IRQ_TYPE_LEVEL_HIGH 6>; |
d4ae89c8 LD |
134 | dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(9)>, |
135 | <&dma0 2 AT91_DMA_CFG_PER_ID(10)>; | |
d9a63a45 | 136 | dma-names = "tx", "rx"; |
655ff266 LD |
137 | pinctrl-names = "default"; |
138 | pinctrl-0 = <&pinctrl_i2c1>; | |
139 | #address-cells = <1>; | |
140 | #size-cells = <0>; | |
141 | status = "disabled"; | |
142 | }; | |
143 | ||
144 | usart0: serial@f001c000 { | |
145 | compatible = "atmel,at91sam9260-usart"; | |
146 | reg = <0xf001c000 0x100>; | |
5e8b3bc3 | 147 | interrupts = <12 IRQ_TYPE_LEVEL_HIGH 5>; |
655ff266 LD |
148 | pinctrl-names = "default"; |
149 | pinctrl-0 = <&pinctrl_usart0>; | |
150 | status = "disabled"; | |
151 | }; | |
152 | ||
153 | usart1: serial@f0020000 { | |
154 | compatible = "atmel,at91sam9260-usart"; | |
155 | reg = <0xf0020000 0x100>; | |
5e8b3bc3 | 156 | interrupts = <13 IRQ_TYPE_LEVEL_HIGH 5>; |
655ff266 LD |
157 | pinctrl-names = "default"; |
158 | pinctrl-0 = <&pinctrl_usart1>; | |
159 | status = "disabled"; | |
160 | }; | |
161 | ||
162 | macb0: ethernet@f0028000 { | |
163 | compatible = "cnds,pc302-gem", "cdns,gem"; | |
164 | reg = <0xf0028000 0x100>; | |
5e8b3bc3 | 165 | interrupts = <34 IRQ_TYPE_LEVEL_HIGH 3>; |
655ff266 LD |
166 | pinctrl-names = "default"; |
167 | pinctrl-0 = <&pinctrl_macb0_data_rgmii &pinctrl_macb0_signal_rgmii>; | |
168 | status = "disabled"; | |
169 | }; | |
170 | ||
171 | isi: isi@f0034000 { | |
172 | compatible = "atmel,at91sam9g45-isi"; | |
173 | reg = <0xf0034000 0x4000>; | |
5e8b3bc3 | 174 | interrupts = <37 IRQ_TYPE_LEVEL_HIGH 5>; |
655ff266 LD |
175 | status = "disabled"; |
176 | }; | |
177 | ||
178 | mmc1: mmc@f8000000 { | |
179 | compatible = "atmel,hsmci"; | |
180 | reg = <0xf8000000 0x600>; | |
5e8b3bc3 | 181 | interrupts = <22 IRQ_TYPE_LEVEL_HIGH 0>; |
d4ae89c8 | 182 | dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(0)>; |
05c1bc97 | 183 | dma-names = "rxtx"; |
655ff266 LD |
184 | pinctrl-names = "default"; |
185 | pinctrl-0 = <&pinctrl_mmc1_clk_cmd_dat0 &pinctrl_mmc1_dat1_3>; | |
186 | status = "disabled"; | |
187 | #address-cells = <1>; | |
188 | #size-cells = <0>; | |
189 | }; | |
190 | ||
191 | mmc2: mmc@f8004000 { | |
192 | compatible = "atmel,hsmci"; | |
193 | reg = <0xf8004000 0x600>; | |
5e8b3bc3 | 194 | interrupts = <23 IRQ_TYPE_LEVEL_HIGH 0>; |
d4ae89c8 | 195 | dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(1)>; |
05c1bc97 | 196 | dma-names = "rxtx"; |
655ff266 LD |
197 | pinctrl-names = "default"; |
198 | pinctrl-0 = <&pinctrl_mmc2_clk_cmd_dat0 &pinctrl_mmc2_dat1_3>; | |
199 | status = "disabled"; | |
200 | #address-cells = <1>; | |
201 | #size-cells = <0>; | |
202 | }; | |
203 | ||
204 | spi1: spi@f8008000 { | |
205 | #address-cells = <1>; | |
206 | #size-cells = <0>; | |
207 | compatible = "atmel,at91sam9x5-spi"; | |
208 | reg = <0xf8008000 0x100>; | |
5e8b3bc3 | 209 | interrupts = <25 IRQ_TYPE_LEVEL_HIGH 3>; |
655ff266 LD |
210 | cs-gpios = <&pioC 25 0 |
211 | &pioC 26 0 /* conflitcs with TWD1 and ISI_D11 */ | |
212 | &pioC 27 0 /* conflitcs with TWCK1 and ISI_D10 */ | |
213 | &pioC 28 0 /* conflitcs with PWMFI0 and ISI_D9 */ | |
214 | >; | |
215 | pinctrl-names = "default"; | |
216 | pinctrl-0 = <&pinctrl_spi1>; | |
217 | status = "disabled"; | |
218 | }; | |
219 | ||
220 | ssc1: ssc@f800c000 { | |
221 | compatible = "atmel,at91sam9g45-ssc"; | |
222 | reg = <0xf800c000 0x4000>; | |
5e8b3bc3 | 223 | interrupts = <39 IRQ_TYPE_LEVEL_HIGH 4>; |
655ff266 LD |
224 | pinctrl-names = "default"; |
225 | pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>; | |
226 | status = "disabled"; | |
227 | }; | |
228 | ||
229 | can1: can@f8010000 { | |
230 | compatible = "atmel,at91sam9x5-can"; | |
231 | reg = <0xf8010000 0x300>; | |
5e8b3bc3 | 232 | interrupts = <41 IRQ_TYPE_LEVEL_HIGH 3>; |
655ff266 LD |
233 | pinctrl-names = "default"; |
234 | pinctrl-0 = <&pinctrl_can1_rx_tx>; | |
235 | }; | |
236 | ||
237 | tcb1: timer@f8014000 { | |
238 | compatible = "atmel,at91sam9x5-tcb"; | |
239 | reg = <0xf8014000 0x100>; | |
5e8b3bc3 | 240 | interrupts = <27 IRQ_TYPE_LEVEL_HIGH 0>; |
655ff266 LD |
241 | }; |
242 | ||
243 | adc0: adc@f8018000 { | |
244 | compatible = "atmel,at91sam9260-adc"; | |
245 | reg = <0xf8018000 0x100>; | |
5e8b3bc3 | 246 | interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>; |
655ff266 LD |
247 | pinctrl-names = "default"; |
248 | pinctrl-0 = < | |
249 | &pinctrl_adc0_adtrg | |
250 | &pinctrl_adc0_ad0 | |
251 | &pinctrl_adc0_ad1 | |
252 | &pinctrl_adc0_ad2 | |
253 | &pinctrl_adc0_ad3 | |
254 | &pinctrl_adc0_ad4 | |
255 | &pinctrl_adc0_ad5 | |
256 | &pinctrl_adc0_ad6 | |
257 | &pinctrl_adc0_ad7 | |
258 | &pinctrl_adc0_ad8 | |
259 | &pinctrl_adc0_ad9 | |
260 | &pinctrl_adc0_ad10 | |
261 | &pinctrl_adc0_ad11 | |
262 | >; | |
263 | atmel,adc-channel-base = <0x50>; | |
264 | atmel,adc-channels-used = <0xfff>; | |
265 | atmel,adc-drdy-mask = <0x1000000>; | |
266 | atmel,adc-num-channels = <12>; | |
267 | atmel,adc-startup-time = <40>; | |
268 | atmel,adc-status-register = <0x30>; | |
269 | atmel,adc-trigger-register = <0xc0>; | |
270 | atmel,adc-use-external; | |
271 | atmel,adc-vref = <3000>; | |
272 | atmel,adc-res = <10 12>; | |
273 | atmel,adc-res-names = "lowres", "highres"; | |
274 | status = "disabled"; | |
275 | ||
276 | trigger@0 { | |
277 | trigger-name = "external-rising"; | |
278 | trigger-value = <0x1>; | |
279 | trigger-external; | |
280 | }; | |
281 | trigger@1 { | |
282 | trigger-name = "external-falling"; | |
283 | trigger-value = <0x2>; | |
284 | trigger-external; | |
285 | }; | |
286 | trigger@2 { | |
287 | trigger-name = "external-any"; | |
288 | trigger-value = <0x3>; | |
289 | trigger-external; | |
290 | }; | |
291 | trigger@3 { | |
292 | trigger-name = "continuous"; | |
293 | trigger-value = <0x6>; | |
294 | }; | |
295 | }; | |
296 | ||
297 | tsadcc: tsadcc@f8018000 { | |
298 | compatible = "atmel,at91sam9x5-tsadcc"; | |
299 | reg = <0xf8018000 0x4000>; | |
5e8b3bc3 | 300 | interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>; |
655ff266 LD |
301 | atmel,tsadcc_clock = <300000>; |
302 | atmel,filtering_average = <0x03>; | |
303 | atmel,pendet_debounce = <0x08>; | |
304 | atmel,pendet_sensitivity = <0x02>; | |
305 | atmel,ts_sample_hold_time = <0x0a>; | |
306 | status = "disabled"; | |
307 | }; | |
308 | ||
309 | i2c2: i2c@f801c000 { | |
310 | compatible = "atmel,at91sam9x5-i2c"; | |
311 | reg = <0xf801c000 0x4000>; | |
5e8b3bc3 | 312 | interrupts = <20 IRQ_TYPE_LEVEL_HIGH 6>; |
d4ae89c8 LD |
313 | dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(11)>, |
314 | <&dma1 2 AT91_DMA_CFG_PER_ID(12)>; | |
d9a63a45 | 315 | dma-names = "tx", "rx"; |
655ff266 LD |
316 | #address-cells = <1>; |
317 | #size-cells = <0>; | |
318 | status = "disabled"; | |
319 | }; | |
320 | ||
321 | usart2: serial@f8020000 { | |
322 | compatible = "atmel,at91sam9260-usart"; | |
323 | reg = <0xf8020000 0x100>; | |
5e8b3bc3 | 324 | interrupts = <14 IRQ_TYPE_LEVEL_HIGH 5>; |
655ff266 LD |
325 | pinctrl-names = "default"; |
326 | pinctrl-0 = <&pinctrl_usart2>; | |
327 | status = "disabled"; | |
328 | }; | |
329 | ||
330 | usart3: serial@f8024000 { | |
331 | compatible = "atmel,at91sam9260-usart"; | |
332 | reg = <0xf8024000 0x100>; | |
5e8b3bc3 | 333 | interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>; |
655ff266 LD |
334 | pinctrl-names = "default"; |
335 | pinctrl-0 = <&pinctrl_usart3>; | |
336 | status = "disabled"; | |
337 | }; | |
338 | ||
339 | macb1: ethernet@f802c000 { | |
340 | compatible = "cdns,at32ap7000-macb", "cdns,macb"; | |
341 | reg = <0xf802c000 0x100>; | |
5e8b3bc3 | 342 | interrupts = <35 IRQ_TYPE_LEVEL_HIGH 3>; |
655ff266 LD |
343 | pinctrl-names = "default"; |
344 | pinctrl-0 = <&pinctrl_macb1_rmii>; | |
345 | status = "disabled"; | |
346 | }; | |
347 | ||
348 | sha@f8034000 { | |
349 | compatible = "atmel,sam9g46-sha"; | |
350 | reg = <0xf8034000 0x100>; | |
5e8b3bc3 | 351 | interrupts = <42 IRQ_TYPE_LEVEL_HIGH 0>; |
655ff266 LD |
352 | }; |
353 | ||
354 | aes@f8038000 { | |
355 | compatible = "atmel,sam9g46-aes"; | |
356 | reg = <0xf8038000 0x100>; | |
357 | interrupts = <43 4 0>; | |
358 | }; | |
359 | ||
360 | tdes@f803c000 { | |
361 | compatible = "atmel,sam9g46-tdes"; | |
362 | reg = <0xf803c000 0x100>; | |
5e8b3bc3 | 363 | interrupts = <44 IRQ_TYPE_LEVEL_HIGH 0>; |
655ff266 LD |
364 | }; |
365 | ||
366 | dma0: dma-controller@ffffe600 { | |
367 | compatible = "atmel,at91sam9g45-dma"; | |
368 | reg = <0xffffe600 0x200>; | |
5e8b3bc3 | 369 | interrupts = <30 IRQ_TYPE_LEVEL_HIGH 0>; |
980ce7d9 | 370 | #dma-cells = <2>; |
655ff266 LD |
371 | }; |
372 | ||
373 | dma1: dma-controller@ffffe800 { | |
374 | compatible = "atmel,at91sam9g45-dma"; | |
375 | reg = <0xffffe800 0x200>; | |
5e8b3bc3 | 376 | interrupts = <31 IRQ_TYPE_LEVEL_HIGH 0>; |
980ce7d9 | 377 | #dma-cells = <2>; |
655ff266 LD |
378 | }; |
379 | ||
380 | ramc0: ramc@ffffea00 { | |
381 | compatible = "atmel,at91sam9g45-ddramc"; | |
382 | reg = <0xffffea00 0x200>; | |
383 | }; | |
384 | ||
385 | dbgu: serial@ffffee00 { | |
386 | compatible = "atmel,at91sam9260-usart"; | |
387 | reg = <0xffffee00 0x200>; | |
5e8b3bc3 | 388 | interrupts = <2 IRQ_TYPE_LEVEL_HIGH 7>; |
655ff266 LD |
389 | pinctrl-names = "default"; |
390 | pinctrl-0 = <&pinctrl_dbgu>; | |
391 | status = "disabled"; | |
392 | }; | |
393 | ||
394 | aic: interrupt-controller@fffff000 { | |
395 | #interrupt-cells = <3>; | |
396 | compatible = "atmel,sama5d3-aic"; | |
397 | interrupt-controller; | |
398 | reg = <0xfffff000 0x200>; | |
399 | atmel,external-irqs = <47>; | |
400 | }; | |
401 | ||
402 | pinctrl@fffff200 { | |
403 | #address-cells = <1>; | |
404 | #size-cells = <1>; | |
405 | compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus"; | |
406 | ranges = <0xfffff200 0xfffff200 0xa00>; | |
407 | atmel,mux-mask = < | |
408 | /* A B C */ | |
409 | 0xffffffff 0xc0fc0000 0xc0ff0000 /* pioA */ | |
410 | 0xffffffff 0x0ff8ffff 0x00000000 /* pioB */ | |
411 | 0xffffffff 0xbc00f1ff 0x7c00fc00 /* pioC */ | |
412 | 0xffffffff 0xc001c0e0 0x0001c1e0 /* pioD */ | |
413 | 0xffffffff 0xbf9f8000 0x18000000 /* pioE */ | |
414 | >; | |
415 | ||
416 | /* shared pinctrl settings */ | |
417 | adc0 { | |
418 | pinctrl_adc0_adtrg: adc0_adtrg { | |
419 | atmel,pins = | |
c9d0f317 | 420 | <AT91_PIOD 19 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD19 periph A ADTRG */ |
655ff266 LD |
421 | }; |
422 | pinctrl_adc0_ad0: adc0_ad0 { | |
423 | atmel,pins = | |
c9d0f317 | 424 | <AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD20 periph A AD0 */ |
655ff266 LD |
425 | }; |
426 | pinctrl_adc0_ad1: adc0_ad1 { | |
427 | atmel,pins = | |
c9d0f317 | 428 | <AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD21 periph A AD1 */ |
655ff266 LD |
429 | }; |
430 | pinctrl_adc0_ad2: adc0_ad2 { | |
431 | atmel,pins = | |
c9d0f317 | 432 | <AT91_PIOD 22 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD22 periph A AD2 */ |
655ff266 LD |
433 | }; |
434 | pinctrl_adc0_ad3: adc0_ad3 { | |
435 | atmel,pins = | |
c9d0f317 | 436 | <AT91_PIOD 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD23 periph A AD3 */ |
655ff266 LD |
437 | }; |
438 | pinctrl_adc0_ad4: adc0_ad4 { | |
439 | atmel,pins = | |
c9d0f317 | 440 | <AT91_PIOD 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD24 periph A AD4 */ |
655ff266 LD |
441 | }; |
442 | pinctrl_adc0_ad5: adc0_ad5 { | |
443 | atmel,pins = | |
c9d0f317 | 444 | <AT91_PIOD 25 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD25 periph A AD5 */ |
655ff266 LD |
445 | }; |
446 | pinctrl_adc0_ad6: adc0_ad6 { | |
447 | atmel,pins = | |
c9d0f317 | 448 | <AT91_PIOD 26 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD26 periph A AD6 */ |
655ff266 LD |
449 | }; |
450 | pinctrl_adc0_ad7: adc0_ad7 { | |
451 | atmel,pins = | |
c9d0f317 | 452 | <AT91_PIOD 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD27 periph A AD7 */ |
655ff266 LD |
453 | }; |
454 | pinctrl_adc0_ad8: adc0_ad8 { | |
455 | atmel,pins = | |
c9d0f317 | 456 | <AT91_PIOD 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD28 periph A AD8 */ |
655ff266 LD |
457 | }; |
458 | pinctrl_adc0_ad9: adc0_ad9 { | |
459 | atmel,pins = | |
c9d0f317 | 460 | <AT91_PIOD 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD29 periph A AD9 */ |
655ff266 LD |
461 | }; |
462 | pinctrl_adc0_ad10: adc0_ad10 { | |
463 | atmel,pins = | |
c9d0f317 | 464 | <AT91_PIOD 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD30 periph A AD10, conflicts with PCK0 */ |
655ff266 LD |
465 | }; |
466 | pinctrl_adc0_ad11: adc0_ad11 { | |
467 | atmel,pins = | |
c9d0f317 | 468 | <AT91_PIOD 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD31 periph A AD11, conflicts with PCK1 */ |
655ff266 LD |
469 | }; |
470 | }; | |
471 | ||
472 | can0 { | |
473 | pinctrl_can0_rx_tx: can0_rx_tx { | |
474 | atmel,pins = | |
c9d0f317 JCPV |
475 | <AT91_PIOD 14 AT91_PERIPH_C AT91_PINCTRL_NONE /* PD14 periph C RX, conflicts with SCK0, SPI0_NPCS1 */ |
476 | AT91_PIOD 15 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PD15 periph C TX, conflicts with CTS0, SPI0_NPCS2 */ | |
655ff266 LD |
477 | }; |
478 | }; | |
479 | ||
480 | can1 { | |
481 | pinctrl_can1_rx_tx: can1_rx_tx { | |
482 | atmel,pins = | |
c9d0f317 JCPV |
483 | <AT91_PIOB 14 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB14 periph B RX, conflicts with GCRS */ |
484 | AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB15 periph B TX, conflicts with GCOL */ | |
655ff266 LD |
485 | }; |
486 | }; | |
487 | ||
488 | dbgu { | |
489 | pinctrl_dbgu: dbgu-0 { | |
490 | atmel,pins = | |
c9d0f317 JCPV |
491 | <AT91_PIOB 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB30 periph A */ |
492 | AT91_PIOB 31 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB31 periph A with pullup */ | |
655ff266 LD |
493 | }; |
494 | }; | |
495 | ||
496 | i2c0 { | |
497 | pinctrl_i2c0: i2c0-0 { | |
498 | atmel,pins = | |
c9d0f317 JCPV |
499 | <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A TWD0 pin, conflicts with URXD1, ISI_VSYNC */ |
500 | AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA31 periph A TWCK0 pin, conflicts with UTXD1, ISI_HSYNC */ | |
655ff266 LD |
501 | }; |
502 | }; | |
503 | ||
504 | i2c1 { | |
505 | pinctrl_i2c1: i2c1-0 { | |
506 | atmel,pins = | |
c9d0f317 JCPV |
507 | <AT91_PIOC 26 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC26 periph B TWD1 pin, conflicts with SPI1_NPCS1, ISI_D11 */ |
508 | AT91_PIOC 27 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC27 periph B TWCK1 pin, conflicts with SPI1_NPCS2, ISI_D10 */ | |
655ff266 LD |
509 | }; |
510 | }; | |
511 | ||
512 | isi { | |
513 | pinctrl_isi: isi-0 { | |
514 | atmel,pins = | |
c9d0f317 JCPV |
515 | <AT91_PIOA 16 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA16 periph C ISI_D0, conflicts with LCDDAT16 */ |
516 | AT91_PIOA 17 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA17 periph C ISI_D1, conflicts with LCDDAT17 */ | |
517 | AT91_PIOA 18 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA18 periph C ISI_D2, conflicts with LCDDAT18, TWD2 */ | |
518 | AT91_PIOA 19 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA19 periph C ISI_D3, conflicts with LCDDAT19, TWCK2 */ | |
519 | AT91_PIOA 20 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA20 periph C ISI_D4, conflicts with LCDDAT20, PWMH0 */ | |
520 | AT91_PIOA 21 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA21 periph C ISI_D5, conflicts with LCDDAT21, PWML0 */ | |
521 | AT91_PIOA 22 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA22 periph C ISI_D6, conflicts with LCDDAT22, PWMH1 */ | |
522 | AT91_PIOA 23 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA23 periph C ISI_D7, conflicts with LCDDAT23, PWML1 */ | |
523 | AT91_PIOC 30 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC30 periph C ISI_PCK, conflicts with UTXD0 */ | |
524 | AT91_PIOA 31 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA31 periph C ISI_HSYNC, conflicts with TWCK0, UTXD1 */ | |
525 | AT91_PIOA 30 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA30 periph C ISI_VSYNC, conflicts with TWD0, URXD1 */ | |
526 | AT91_PIOC 29 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC29 periph C ISI_PD8, conflicts with URXD0, PWMFI2 */ | |
527 | AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC28 periph C ISI_PD9, conflicts with SPI1_NPCS3, PWMFI0 */ | |
655ff266 LD |
528 | }; |
529 | pinctrl_isi_pck_as_mck: isi_pck_as_mck-0 { | |
530 | atmel,pins = | |
c9d0f317 | 531 | <AT91_PIOD 31 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD31 periph B ISI_MCK */ |
655ff266 LD |
532 | }; |
533 | }; | |
534 | ||
535 | lcd { | |
536 | pinctrl_lcd: lcd-0 { | |
537 | atmel,pins = | |
c9d0f317 JCPV |
538 | <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA24 periph A LCDPWM */ |
539 | AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA26 periph A LCDVSYNC */ | |
540 | AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA27 periph A LCDHSYNC */ | |
541 | AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA25 periph A LCDDISP */ | |
542 | AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA29 periph A LCDDEN */ | |
543 | AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA28 periph A LCDPCK */ | |
544 | AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A LCDD0 pin */ | |
545 | AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA1 periph A LCDD1 pin */ | |
546 | AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA2 periph A LCDD2 pin */ | |
547 | AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA3 periph A LCDD3 pin */ | |
548 | AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA4 periph A LCDD4 pin */ | |
549 | AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA5 periph A LCDD5 pin */ | |
550 | AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA6 periph A LCDD6 pin */ | |
551 | AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA7 periph A LCDD7 pin */ | |
552 | AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA8 periph A LCDD8 pin */ | |
553 | AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A LCDD9 pin */ | |
554 | AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A LCDD10 pin */ | |
555 | AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A LCDD11 pin */ | |
556 | AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A LCDD12 pin */ | |
557 | AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A LCDD13 pin */ | |
558 | AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A LCDD14 pin */ | |
559 | AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A LCDD15 pin */ | |
560 | AT91_PIOC 14 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC14 periph C LCDD16 pin */ | |
561 | AT91_PIOC 13 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC13 periph C LCDD17 pin */ | |
562 | AT91_PIOC 12 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC12 periph C LCDD18 pin */ | |
563 | AT91_PIOC 11 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC11 periph C LCDD19 pin */ | |
564 | AT91_PIOC 10 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC10 periph C LCDD20 pin */ | |
565 | AT91_PIOC 15 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC15 periph C LCDD21 pin */ | |
566 | AT91_PIOE 27 AT91_PERIPH_C AT91_PINCTRL_NONE /* PE27 periph C LCDD22 pin */ | |
567 | AT91_PIOE 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PE28 periph C LCDD23 pin */ | |
655ff266 LD |
568 | }; |
569 | }; | |
570 | ||
571 | macb0 { | |
572 | pinctrl_macb0_data_rgmii: macb0_data_rgmii { | |
573 | atmel,pins = | |
c9d0f317 JCPV |
574 | <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A GTX0, conflicts with PWMH0 */ |
575 | AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A GTX1, conflicts with PWML0 */ | |
576 | AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB2 periph A GTX2, conflicts with TK1 */ | |
577 | AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB3 periph A GTX3, conflicts with TF1 */ | |
578 | AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB4 periph A GRX0, conflicts with PWMH1 */ | |
579 | AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB5 periph A GRX1, conflicts with PWML1 */ | |
580 | AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A GRX2, conflicts with TD1 */ | |
581 | AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB7 periph A GRX3, conflicts with RK1 */ | |
655ff266 LD |
582 | }; |
583 | pinctrl_macb0_data_gmii: macb0_data_gmii { | |
584 | atmel,pins = | |
c9d0f317 JCPV |
585 | <AT91_PIOB 19 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB19 periph B GTX4, conflicts with MCI1_CDA */ |
586 | AT91_PIOB 20 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB20 periph B GTX5, conflicts with MCI1_DA0 */ | |
587 | AT91_PIOB 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB21 periph B GTX6, conflicts with MCI1_DA1 */ | |
588 | AT91_PIOB 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB22 periph B GTX7, conflicts with MCI1_DA2 */ | |
589 | AT91_PIOB 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB23 periph B GRX4, conflicts with MCI1_DA3 */ | |
590 | AT91_PIOB 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB24 periph B GRX5, conflicts with MCI1_CK */ | |
591 | AT91_PIOB 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB25 periph B GRX6, conflicts with SCK1 */ | |
592 | AT91_PIOB 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB26 periph B GRX7, conflicts with CTS1 */ | |
655ff266 LD |
593 | }; |
594 | pinctrl_macb0_signal_rgmii: macb0_signal_rgmii { | |
595 | atmel,pins = | |
c9d0f317 JCPV |
596 | <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB8 periph A GTXCK, conflicts with PWMH2 */ |
597 | AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A GTXEN, conflicts with PWML2 */ | |
598 | AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A GRXCK, conflicts with RD1 */ | |
599 | AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A GRXER, conflicts with PWML3 */ | |
600 | AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A GMDC */ | |
601 | AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB17 periph A GMDIO */ | |
602 | AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A G125CK */ | |
655ff266 LD |
603 | }; |
604 | pinctrl_macb0_signal_gmii: macb0_signal_gmii { | |
605 | atmel,pins = | |
c9d0f317 JCPV |
606 | <AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A GTXEN, conflicts with PWML2 */ |
607 | AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB10 periph A GTXER, conflicts with RF1 */ | |
608 | AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A GRXCK, conflicts with RD1 */ | |
609 | AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A GRXDV, conflicts with PWMH3 */ | |
610 | AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A GRXER, conflicts with PWML3 */ | |
611 | AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A GCRS, conflicts with CANRX1 */ | |
612 | AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A GCOL, conflicts with CANTX1 */ | |
613 | AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A GMDC */ | |
614 | AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB17 periph A GMDIO */ | |
615 | AT91_PIOB 27 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB27 periph B G125CKO */ | |
655ff266 LD |
616 | }; |
617 | ||
618 | }; | |
619 | ||
620 | macb1 { | |
621 | pinctrl_macb1_rmii: macb1_rmii-0 { | |
622 | atmel,pins = | |
c9d0f317 JCPV |
623 | <AT91_PIOC 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC0 periph A ETX0, conflicts with TIOA3 */ |
624 | AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC1 periph A ETX1, conflicts with TIOB3 */ | |
625 | AT91_PIOC 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC2 periph A ERX0, conflicts with TCLK3 */ | |
626 | AT91_PIOC 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC3 periph A ERX1, conflicts with TIOA4 */ | |
627 | AT91_PIOC 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC4 periph A ETXEN, conflicts with TIOB4 */ | |
628 | AT91_PIOC 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC5 periph A ECRSDV,conflicts with TCLK4 */ | |
629 | AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC6 periph A ERXER, conflicts with TIOA5 */ | |
630 | AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC7 periph A EREFCK, conflicts with TIOB5 */ | |
631 | AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC8 periph A EMDC, conflicts with TCLK5 */ | |
632 | AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC9 periph A EMDIO */ | |
655ff266 LD |
633 | }; |
634 | }; | |
635 | ||
636 | mmc0 { | |
637 | pinctrl_mmc0_clk_cmd_dat0: mmc0_clk_cmd_dat0 { | |
638 | atmel,pins = | |
c9d0f317 JCPV |
639 | <AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD9 periph A MCI0_CK */ |
640 | AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD0 periph A MCI0_CDA with pullup */ | |
641 | AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD1 periph A MCI0_DA0 with pullup */ | |
655ff266 LD |
642 | }; |
643 | pinctrl_mmc0_dat1_3: mmc0_dat1_3 { | |
644 | atmel,pins = | |
c9d0f317 JCPV |
645 | <AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD2 periph A MCI0_DA1 with pullup */ |
646 | AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD3 periph A MCI0_DA2 with pullup */ | |
647 | AT91_PIOD 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD4 periph A MCI0_DA3 with pullup */ | |
655ff266 LD |
648 | }; |
649 | pinctrl_mmc0_dat4_7: mmc0_dat4_7 { | |
650 | atmel,pins = | |
c9d0f317 JCPV |
651 | <AT91_PIOD 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD5 periph A MCI0_DA4 with pullup, conflicts with TIOA0, PWMH2 */ |
652 | AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD6 periph A MCI0_DA5 with pullup, conflicts with TIOB0, PWML2 */ | |
653 | AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD7 periph A MCI0_DA6 with pullup, conlicts with TCLK0, PWMH3 */ | |
654 | AT91_PIOD 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD8 periph A MCI0_DA7 with pullup, conflicts with PWML3 */ | |
655ff266 LD |
655 | }; |
656 | }; | |
657 | ||
658 | mmc1 { | |
659 | pinctrl_mmc1_clk_cmd_dat0: mmc1_clk_cmd_dat0 { | |
660 | atmel,pins = | |
c9d0f317 JCPV |
661 | <AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB24 periph A MCI1_CK, conflicts with GRX5 */ |
662 | AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB19 periph A MCI1_CDA with pullup, conflicts with GTX4 */ | |
663 | AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB20 periph A MCI1_DA0 with pullup, conflicts with GTX5 */ | |
655ff266 LD |
664 | }; |
665 | pinctrl_mmc1_dat1_3: mmc1_dat1_3 { | |
666 | atmel,pins = | |
c9d0f317 JCPV |
667 | <AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB21 periph A MCI1_DA1 with pullup, conflicts with GTX6 */ |
668 | AT91_PIOB 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB22 periph A MCI1_DA2 with pullup, conflicts with GTX7 */ | |
669 | AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB23 periph A MCI1_DA3 with pullup, conflicts with GRX4 */ | |
655ff266 LD |
670 | }; |
671 | }; | |
672 | ||
673 | mmc2 { | |
674 | pinctrl_mmc2_clk_cmd_dat0: mmc2_clk_cmd_dat0 { | |
675 | atmel,pins = | |
c9d0f317 JCPV |
676 | <AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC15 periph A MCI2_CK, conflicts with PCK2 */ |
677 | AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC10 periph A MCI2_CDA with pullup */ | |
678 | AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC11 periph A MCI2_DA0 with pullup */ | |
655ff266 LD |
679 | }; |
680 | pinctrl_mmc2_dat1_3: mmc2_dat1_3 { | |
681 | atmel,pins = | |
c9d0f317 JCPV |
682 | <AT91_PIOC 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC12 periph A MCI2_DA1 with pullup, conflicts with TIOA1 */ |
683 | AT91_PIOC 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC13 periph A MCI2_DA2 with pullup, conflicts with TIOB1 */ | |
684 | AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC14 periph A MCI2_DA3 with pullup, conflicts with TCLK1 */ | |
655ff266 LD |
685 | }; |
686 | }; | |
687 | ||
688 | nand0 { | |
689 | pinctrl_nand0_ale_cle: nand0_ale_cle-0 { | |
690 | atmel,pins = | |
c9d0f317 JCPV |
691 | <AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PE21 periph A with pullup */ |
692 | AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PE22 periph A with pullup */ | |
655ff266 LD |
693 | }; |
694 | }; | |
695 | ||
655ff266 LD |
696 | spi0 { |
697 | pinctrl_spi0: spi0-0 { | |
698 | atmel,pins = | |
c9d0f317 JCPV |
699 | <AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A SPI0_MISO pin */ |
700 | AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A SPI0_MOSI pin */ | |
701 | AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD12 periph A SPI0_SPCK pin */ | |
655ff266 LD |
702 | }; |
703 | }; | |
704 | ||
705 | spi1 { | |
706 | pinctrl_spi1: spi1-0 { | |
707 | atmel,pins = | |
c9d0f317 JCPV |
708 | <AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC22 periph A SPI1_MISO pin */ |
709 | AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC23 periph A SPI1_MOSI pin */ | |
710 | AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC24 periph A SPI1_SPCK pin */ | |
655ff266 LD |
711 | }; |
712 | }; | |
713 | ||
714 | ssc0 { | |
715 | pinctrl_ssc0_tx: ssc0_tx { | |
716 | atmel,pins = | |
c9d0f317 JCPV |
717 | <AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC16 periph A TK0 */ |
718 | AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC17 periph A TF0 */ | |
719 | AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC18 periph A TD0 */ | |
655ff266 LD |
720 | }; |
721 | ||
722 | pinctrl_ssc0_rx: ssc0_rx { | |
723 | atmel,pins = | |
c9d0f317 JCPV |
724 | <AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC19 periph A RK0 */ |
725 | AT91_PIOC 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC20 periph A RF0 */ | |
726 | AT91_PIOC 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC21 periph A RD0 */ | |
655ff266 LD |
727 | }; |
728 | }; | |
729 | ||
730 | ssc1 { | |
731 | pinctrl_ssc1_tx: ssc1_tx { | |
732 | atmel,pins = | |
c9d0f317 JCPV |
733 | <AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB2 periph B TK1, conflicts with GTX2 */ |
734 | AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB3 periph B TF1, conflicts with GTX3 */ | |
735 | AT91_PIOB 6 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB6 periph B TD1, conflicts with TD1 */ | |
655ff266 LD |
736 | }; |
737 | ||
738 | pinctrl_ssc1_rx: ssc1_rx { | |
739 | atmel,pins = | |
c9d0f317 JCPV |
740 | <AT91_PIOB 7 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB7 periph B RK1, conflicts with EREFCK */ |
741 | AT91_PIOB 10 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB10 periph B RF1, conflicts with GTXER */ | |
742 | AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB11 periph B RD1, conflicts with GRXCK */ | |
655ff266 LD |
743 | }; |
744 | }; | |
745 | ||
746 | uart0 { | |
747 | pinctrl_uart0: uart0-0 { | |
748 | atmel,pins = | |
c9d0f317 JCPV |
749 | <AT91_PIOC 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC29 periph A, conflicts with PWMFI2, ISI_D8 */ |
750 | AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC30 periph A with pullup, conflicts with ISI_PCK */ | |
655ff266 LD |
751 | }; |
752 | }; | |
753 | ||
754 | uart1 { | |
755 | pinctrl_uart1: uart1-0 { | |
756 | atmel,pins = | |
c9d0f317 JCPV |
757 | <AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA30 periph B, conflicts with TWD0, ISI_VSYNC */ |
758 | AT91_PIOA 31 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA31 periph B with pullup, conflicts with TWCK0, ISI_HSYNC */ | |
655ff266 LD |
759 | }; |
760 | }; | |
761 | ||
762 | usart0 { | |
763 | pinctrl_usart0: usart0-0 { | |
764 | atmel,pins = | |
c9d0f317 JCPV |
765 | <AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD17 periph A */ |
766 | AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD18 periph A with pullup */ | |
655ff266 LD |
767 | }; |
768 | ||
769 | pinctrl_usart0_rts_cts: usart0_rts_cts-0 { | |
770 | atmel,pins = | |
c9d0f317 JCPV |
771 | <AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD15 periph A, conflicts with SPI0_NPCS2, CANTX0 */ |
772 | AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD16 periph A, conflicts with SPI0_NPCS3, PWMFI3 */ | |
655ff266 LD |
773 | }; |
774 | }; | |
775 | ||
776 | usart1 { | |
777 | pinctrl_usart1: usart1-0 { | |
778 | atmel,pins = | |
c9d0f317 JCPV |
779 | <AT91_PIOB 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB28 periph A */ |
780 | AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB29 periph A with pullup */ | |
655ff266 LD |
781 | }; |
782 | ||
783 | pinctrl_usart1_rts_cts: usart1_rts_cts-0 { | |
784 | atmel,pins = | |
c9d0f317 JCPV |
785 | <AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB26 periph A, conflicts with GRX7 */ |
786 | AT91_PIOB 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB27 periph A, conflicts with G125CKO */ | |
655ff266 LD |
787 | }; |
788 | }; | |
789 | ||
790 | usart2 { | |
791 | pinctrl_usart2: usart2-0 { | |
792 | atmel,pins = | |
c9d0f317 JCPV |
793 | <AT91_PIOE 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE25 periph B, conflicts with A25 */ |
794 | AT91_PIOE 26 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PE26 periph B with pullup, conflicts NCS0 */ | |
655ff266 LD |
795 | }; |
796 | ||
797 | pinctrl_usart2_rts_cts: usart2_rts_cts-0 { | |
798 | atmel,pins = | |
c9d0f317 JCPV |
799 | <AT91_PIOE 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE23 periph B, conflicts with A23 */ |
800 | AT91_PIOE 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE24 periph B, conflicts with A24 */ | |
655ff266 LD |
801 | }; |
802 | }; | |
803 | ||
804 | usart3 { | |
805 | pinctrl_usart3: usart3-0 { | |
806 | atmel,pins = | |
c9d0f317 JCPV |
807 | <AT91_PIOE 18 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE18 periph B, conflicts with A18 */ |
808 | AT91_PIOE 19 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PE19 periph B with pullup, conflicts with A19 */ | |
655ff266 LD |
809 | }; |
810 | ||
811 | pinctrl_usart3_rts_cts: usart3_rts_cts-0 { | |
812 | atmel,pins = | |
c9d0f317 JCPV |
813 | <AT91_PIOE 16 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE16 periph B, conflicts with A16 */ |
814 | AT91_PIOE 17 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE17 periph B, conflicts with A17 */ | |
655ff266 LD |
815 | }; |
816 | }; | |
c9d0f317 JCPV |
817 | |
818 | ||
819 | pioA: gpio@fffff200 { | |
820 | compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; | |
821 | reg = <0xfffff200 0x100>; | |
5e8b3bc3 | 822 | interrupts = <6 IRQ_TYPE_LEVEL_HIGH 1>; |
c9d0f317 JCPV |
823 | #gpio-cells = <2>; |
824 | gpio-controller; | |
825 | interrupt-controller; | |
826 | #interrupt-cells = <2>; | |
827 | }; | |
828 | ||
829 | pioB: gpio@fffff400 { | |
830 | compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; | |
831 | reg = <0xfffff400 0x100>; | |
5e8b3bc3 | 832 | interrupts = <7 IRQ_TYPE_LEVEL_HIGH 1>; |
c9d0f317 JCPV |
833 | #gpio-cells = <2>; |
834 | gpio-controller; | |
835 | interrupt-controller; | |
836 | #interrupt-cells = <2>; | |
837 | }; | |
838 | ||
839 | pioC: gpio@fffff600 { | |
840 | compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; | |
841 | reg = <0xfffff600 0x100>; | |
5e8b3bc3 | 842 | interrupts = <8 IRQ_TYPE_LEVEL_HIGH 1>; |
c9d0f317 JCPV |
843 | #gpio-cells = <2>; |
844 | gpio-controller; | |
845 | interrupt-controller; | |
846 | #interrupt-cells = <2>; | |
847 | }; | |
848 | ||
849 | pioD: gpio@fffff800 { | |
850 | compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; | |
851 | reg = <0xfffff800 0x100>; | |
5e8b3bc3 | 852 | interrupts = <9 IRQ_TYPE_LEVEL_HIGH 1>; |
c9d0f317 JCPV |
853 | #gpio-cells = <2>; |
854 | gpio-controller; | |
855 | interrupt-controller; | |
856 | #interrupt-cells = <2>; | |
857 | }; | |
858 | ||
859 | pioE: gpio@fffffa00 { | |
860 | compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; | |
861 | reg = <0xfffffa00 0x100>; | |
5e8b3bc3 | 862 | interrupts = <10 IRQ_TYPE_LEVEL_HIGH 1>; |
c9d0f317 JCPV |
863 | #gpio-cells = <2>; |
864 | gpio-controller; | |
865 | interrupt-controller; | |
866 | #interrupt-cells = <2>; | |
867 | }; | |
655ff266 LD |
868 | }; |
869 | ||
870 | pmc: pmc@fffffc00 { | |
871 | compatible = "atmel,at91rm9200-pmc"; | |
872 | reg = <0xfffffc00 0x120>; | |
873 | }; | |
874 | ||
875 | rstc@fffffe00 { | |
876 | compatible = "atmel,at91sam9g45-rstc"; | |
877 | reg = <0xfffffe00 0x10>; | |
878 | }; | |
879 | ||
880 | pit: timer@fffffe30 { | |
881 | compatible = "atmel,at91sam9260-pit"; | |
882 | reg = <0xfffffe30 0xf>; | |
5e8b3bc3 | 883 | interrupts = <3 IRQ_TYPE_LEVEL_HIGH 5>; |
655ff266 LD |
884 | }; |
885 | ||
886 | watchdog@fffffe40 { | |
887 | compatible = "atmel,at91sam9260-wdt"; | |
888 | reg = <0xfffffe40 0x10>; | |
889 | status = "disabled"; | |
890 | }; | |
891 | ||
892 | rtc@fffffeb0 { | |
893 | compatible = "atmel,at91rm9200-rtc"; | |
894 | reg = <0xfffffeb0 0x30>; | |
5e8b3bc3 | 895 | interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; |
655ff266 LD |
896 | }; |
897 | }; | |
898 | ||
899 | usb0: gadget@00500000 { | |
900 | #address-cells = <1>; | |
901 | #size-cells = <0>; | |
902 | compatible = "atmel,at91sam9rl-udc"; | |
903 | reg = <0x00500000 0x100000 | |
904 | 0xf8030000 0x4000>; | |
5e8b3bc3 | 905 | interrupts = <33 IRQ_TYPE_LEVEL_HIGH 2>; |
655ff266 LD |
906 | status = "disabled"; |
907 | ||
908 | ep0 { | |
909 | reg = <0>; | |
910 | atmel,fifo-size = <64>; | |
911 | atmel,nb-banks = <1>; | |
912 | }; | |
913 | ||
914 | ep1 { | |
915 | reg = <1>; | |
916 | atmel,fifo-size = <1024>; | |
917 | atmel,nb-banks = <3>; | |
918 | atmel,can-dma; | |
919 | atmel,can-isoc; | |
920 | }; | |
921 | ||
922 | ep2 { | |
923 | reg = <2>; | |
924 | atmel,fifo-size = <1024>; | |
925 | atmel,nb-banks = <3>; | |
926 | atmel,can-dma; | |
927 | atmel,can-isoc; | |
928 | }; | |
929 | ||
930 | ep3 { | |
931 | reg = <3>; | |
932 | atmel,fifo-size = <1024>; | |
933 | atmel,nb-banks = <2>; | |
934 | atmel,can-dma; | |
935 | }; | |
936 | ||
937 | ep4 { | |
938 | reg = <4>; | |
939 | atmel,fifo-size = <1024>; | |
940 | atmel,nb-banks = <2>; | |
941 | atmel,can-dma; | |
942 | }; | |
943 | ||
944 | ep5 { | |
945 | reg = <5>; | |
946 | atmel,fifo-size = <1024>; | |
947 | atmel,nb-banks = <2>; | |
948 | atmel,can-dma; | |
949 | }; | |
950 | ||
951 | ep6 { | |
952 | reg = <6>; | |
953 | atmel,fifo-size = <1024>; | |
954 | atmel,nb-banks = <2>; | |
955 | atmel,can-dma; | |
956 | }; | |
957 | ||
958 | ep7 { | |
959 | reg = <7>; | |
960 | atmel,fifo-size = <1024>; | |
961 | atmel,nb-banks = <2>; | |
962 | atmel,can-dma; | |
963 | }; | |
964 | ||
965 | ep8 { | |
966 | reg = <8>; | |
967 | atmel,fifo-size = <1024>; | |
968 | atmel,nb-banks = <2>; | |
969 | }; | |
970 | ||
971 | ep9 { | |
972 | reg = <9>; | |
973 | atmel,fifo-size = <1024>; | |
974 | atmel,nb-banks = <2>; | |
975 | }; | |
976 | ||
977 | ep10 { | |
978 | reg = <10>; | |
979 | atmel,fifo-size = <1024>; | |
980 | atmel,nb-banks = <2>; | |
981 | }; | |
982 | ||
983 | ep11 { | |
984 | reg = <11>; | |
985 | atmel,fifo-size = <1024>; | |
986 | atmel,nb-banks = <2>; | |
987 | }; | |
988 | ||
989 | ep12 { | |
990 | reg = <12>; | |
991 | atmel,fifo-size = <1024>; | |
992 | atmel,nb-banks = <2>; | |
993 | }; | |
994 | ||
995 | ep13 { | |
996 | reg = <13>; | |
997 | atmel,fifo-size = <1024>; | |
998 | atmel,nb-banks = <2>; | |
999 | }; | |
1000 | ||
1001 | ep14 { | |
1002 | reg = <14>; | |
1003 | atmel,fifo-size = <1024>; | |
1004 | atmel,nb-banks = <2>; | |
1005 | }; | |
1006 | ||
1007 | ep15 { | |
1008 | reg = <15>; | |
1009 | atmel,fifo-size = <1024>; | |
1010 | atmel,nb-banks = <2>; | |
1011 | }; | |
1012 | }; | |
1013 | ||
1014 | usb1: ohci@00600000 { | |
1015 | compatible = "atmel,at91rm9200-ohci", "usb-ohci"; | |
1016 | reg = <0x00600000 0x100000>; | |
5e8b3bc3 | 1017 | interrupts = <32 IRQ_TYPE_LEVEL_HIGH 2>; |
655ff266 LD |
1018 | status = "disabled"; |
1019 | }; | |
1020 | ||
1021 | usb2: ehci@00700000 { | |
1022 | compatible = "atmel,at91sam9g45-ehci", "usb-ehci"; | |
1023 | reg = <0x00700000 0x100000>; | |
5e8b3bc3 | 1024 | interrupts = <32 IRQ_TYPE_LEVEL_HIGH 2>; |
655ff266 LD |
1025 | status = "disabled"; |
1026 | }; | |
1027 | ||
1028 | nand0: nand@60000000 { | |
1029 | compatible = "atmel,at91rm9200-nand"; | |
1030 | #address-cells = <1>; | |
1031 | #size-cells = <1>; | |
1032 | reg = < 0x60000000 0x01000000 /* EBI CS3 */ | |
1033 | 0xffffc070 0x00000490 /* SMC PMECC regs */ | |
1034 | 0xffffc500 0x00000100 /* SMC PMECC Error Location regs */ | |
1035 | 0x00100000 0x00100000 /* ROM code */ | |
1036 | 0x70000000 0x10000000 /* NFC Command Registers */ | |
1037 | 0xffffc000 0x00000070 /* NFC HSMC regs */ | |
1038 | 0x00200000 0x00100000 /* NFC SRAM banks */ | |
1039 | >; | |
5e8b3bc3 | 1040 | interrupts = <5 IRQ_TYPE_LEVEL_HIGH 6>; |
655ff266 LD |
1041 | atmel,nand-addr-offset = <21>; |
1042 | atmel,nand-cmd-offset = <22>; | |
1043 | pinctrl-names = "default"; | |
1044 | pinctrl-0 = <&pinctrl_nand0_ale_cle>; | |
1045 | atmel,pmecc-lookup-table-offset = <0x10000 0x18000>; | |
1046 | status = "disabled"; | |
1047 | }; | |
1048 | }; | |
1049 | }; |