Merge remote-tracking branch 'asoc/topic/ac97' into asoc-fsl
[deliverable/linux.git] / arch / arm / include / asm / mmu_context.h
CommitLineData
1da177e4 1/*
4baa9922 2 * arch/arm/include/asm/mmu_context.h
1da177e4
LT
3 *
4 * Copyright (C) 1996 Russell King.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Changelog:
11 * 27-06-1996 RMK Created
12 */
13#ifndef __ASM_ARM_MMU_CONTEXT_H
14#define __ASM_ARM_MMU_CONTEXT_H
15
8dc39b88 16#include <linux/compiler.h>
87c52578 17#include <linux/sched.h>
4fe15ba0 18#include <asm/cacheflush.h>
46097c7d 19#include <asm/cachetype.h>
1da177e4 20#include <asm/proc-fns.h>
621a0147 21#include <asm/smp_plat.h>
f9d4861f 22#include <asm-generic/mm_hooks.h>
1da177e4 23
3e99675a 24void __check_vmalloc_seq(struct mm_struct *mm);
ff0daca5 25
516793c6 26#ifdef CONFIG_CPU_HAS_ASID
1da177e4 27
b5466f87 28void check_and_switch_context(struct mm_struct *mm, struct task_struct *tsk);
8a4e3a9e 29#define init_new_context(tsk,mm) ({ atomic64_set(&mm->context.id, 0); 0; })
1da177e4 30
0d0752bc
MZ
31#ifdef CONFIG_ARM_ERRATA_798181
32void a15_erratum_get_cpumask(int this_cpu, struct mm_struct *mm,
33 cpumask_t *mask);
34#else /* !CONFIG_ARM_ERRATA_798181 */
35static inline void a15_erratum_get_cpumask(int this_cpu, struct mm_struct *mm,
36 cpumask_t *mask)
37{
38}
39#endif /* CONFIG_ARM_ERRATA_798181 */
93dc6887 40
7fec1b57
CM
41#else /* !CONFIG_CPU_HAS_ASID */
42
b9d4d42a
CM
43#ifdef CONFIG_MMU
44
7fec1b57
CM
45static inline void check_and_switch_context(struct mm_struct *mm,
46 struct task_struct *tsk)
ff0daca5 47{
3e99675a
NP
48 if (unlikely(mm->context.vmalloc_seq != init_mm.context.vmalloc_seq))
49 __check_vmalloc_seq(mm);
b9d4d42a
CM
50
51 if (irqs_disabled())
52 /*
53 * cpu_switch_mm() needs to flush the VIVT caches. To avoid
54 * high interrupt latencies, defer the call and continue
55 * running with the old mm. Since we only support UP systems
56 * on non-ASID CPUs, the old mm will remain valid until the
57 * finish_arch_post_lock_switch() call.
58 */
bdae73cd 59 mm->context.switch_pending = 1;
b9d4d42a
CM
60 else
61 cpu_switch_mm(mm->pgd, mm);
ff0daca5
RK
62}
63
b9d4d42a
CM
64#define finish_arch_post_lock_switch \
65 finish_arch_post_lock_switch
66static inline void finish_arch_post_lock_switch(void)
67{
bdae73cd
CM
68 struct mm_struct *mm = current->mm;
69
70 if (mm && mm->context.switch_pending) {
71 /*
72 * Preemption must be disabled during cpu_switch_mm() as we
73 * have some stateful cache flush implementations. Check
74 * switch_pending again in case we were preempted and the
75 * switch to this mm was already done.
76 */
77 preempt_disable();
78 if (mm->context.switch_pending) {
79 mm->context.switch_pending = 0;
80 cpu_switch_mm(mm->pgd, mm);
81 }
82 preempt_enable_no_resched();
b9d4d42a
CM
83 }
84}
1da177e4 85
b9d4d42a
CM
86#endif /* CONFIG_MMU */
87
88#define init_new_context(tsk,mm) 0
7fec1b57
CM
89
90#endif /* CONFIG_CPU_HAS_ASID */
1da177e4
LT
91
92#define destroy_context(mm) do { } while(0)
b5466f87 93#define activate_mm(prev,next) switch_mm(prev, next, NULL)
1da177e4
LT
94
95/*
96 * This is called when "tsk" is about to enter lazy TLB mode.
97 *
98 * mm: describes the currently active mm context
99 * tsk: task which is entering lazy tlb
100 * cpu: cpu number which is entering lazy tlb
101 *
102 * tsk->mm will be NULL
103 */
104static inline void
105enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
106{
107}
108
109/*
110 * This is the actual mm switch as far as the scheduler
111 * is concerned. No registers are touched. We avoid
112 * calling the CPU specific function when the mm hasn't
113 * actually changed.
114 */
115static inline void
116switch_mm(struct mm_struct *prev, struct mm_struct *next,
117 struct task_struct *tsk)
118{
002547b4 119#ifdef CONFIG_MMU
1da177e4
LT
120 unsigned int cpu = smp_processor_id();
121
621a0147
WD
122 /*
123 * __sync_icache_dcache doesn't broadcast the I-cache invalidation,
124 * so check for possible thread migration and invalidate the I-cache
125 * if we're new to this CPU.
126 */
127 if (cache_ops_need_broadcast() &&
128 !cpumask_empty(mm_cpumask(next)) &&
56f8ba83 129 !cpumask_test_cpu(cpu, mm_cpumask(next)))
826cbdaf 130 __flush_icache_all();
621a0147 131
56f8ba83 132 if (!cpumask_test_and_set_cpu(cpu, mm_cpumask(next)) || prev != next) {
7fec1b57 133 check_and_switch_context(next, tsk);
7e5e6e9a 134 if (cache_is_vivt())
56f8ba83 135 cpumask_clear_cpu(cpu, mm_cpumask(prev));
1da177e4 136 }
002547b4 137#endif
1da177e4
LT
138}
139
140#define deactivate_mm(tsk,mm) do { } while (0)
1da177e4
LT
141
142#endif
This page took 0.590655 seconds and 5 git commands to generate.