perf/x86: Add LBR software filter support for Intel CPUs
[deliverable/linux.git] / arch / arm / kernel / perf_event.c
CommitLineData
1b8873a0
JI
1#undef DEBUG
2
3/*
4 * ARM performance counter support.
5 *
6 * Copyright (C) 2009 picoChip Designs, Ltd., Jamie Iles
43eab878 7 * Copyright (C) 2010 ARM Ltd., Will Deacon <will.deacon@arm.com>
796d1295 8 *
1b8873a0
JI
9 * This code is based on the sparc64 perf event code, which is in turn based
10 * on the x86 code. Callchain code is based on the ARM OProfile backtrace
11 * code.
12 */
13#define pr_fmt(fmt) "hw perfevents: " fmt
14
7325eaec 15#include <linux/bitmap.h>
1b8873a0
JI
16#include <linux/interrupt.h>
17#include <linux/kernel.h>
ecea4ab6 18#include <linux/export.h>
1b8873a0 19#include <linux/perf_event.h>
49c006b9 20#include <linux/platform_device.h>
1b8873a0
JI
21#include <linux/spinlock.h>
22#include <linux/uaccess.h>
23
24#include <asm/cputype.h>
25#include <asm/irq.h>
26#include <asm/irq_regs.h>
27#include <asm/pmu.h>
28#include <asm/stacktrace.h>
29
1b8873a0 30/*
ecf5a893 31 * ARMv6 supports a maximum of 3 events, starting from index 0. If we add
1b8873a0
JI
32 * another platform that supports more, we need to increase this to be the
33 * largest of all platforms.
796d1295
JP
34 *
35 * ARMv7 supports up to 32 events:
36 * cycle counter CCNT + 31 events counters CNT0..30.
37 * Cortex-A8 has 1+4 counters, Cortex-A9 has 1+6 counters.
1b8873a0 38 */
ecf5a893 39#define ARMPMU_MAX_HWEVENTS 32
1b8873a0 40
3fc2c830
MR
41static DEFINE_PER_CPU(struct perf_event * [ARMPMU_MAX_HWEVENTS], hw_events);
42static DEFINE_PER_CPU(unsigned long [BITS_TO_LONGS(ARMPMU_MAX_HWEVENTS)], used_mask);
8be3f9a2 43static DEFINE_PER_CPU(struct pmu_hw_events, cpu_hw_events);
181193f3 44
8a16b34e
MR
45#define to_arm_pmu(p) (container_of(p, struct arm_pmu, pmu))
46
1b8873a0 47/* Set at runtime when we know what CPU type we are. */
8be3f9a2 48static struct arm_pmu *cpu_pmu;
1b8873a0 49
181193f3
WD
50enum arm_perf_pmu_ids
51armpmu_get_pmu_id(void)
52{
53 int id = -ENODEV;
54
8be3f9a2
MR
55 if (cpu_pmu != NULL)
56 id = cpu_pmu->id;
181193f3
WD
57
58 return id;
59}
60EXPORT_SYMBOL_GPL(armpmu_get_pmu_id);
61
feb45d06 62int perf_num_counters(void)
929f5199
WD
63{
64 int max_events = 0;
65
8be3f9a2
MR
66 if (cpu_pmu != NULL)
67 max_events = cpu_pmu->num_events;
929f5199
WD
68
69 return max_events;
70}
3bf101ba
MF
71EXPORT_SYMBOL_GPL(perf_num_counters);
72
1b8873a0
JI
73#define HW_OP_UNSUPPORTED 0xFFFF
74
75#define C(_x) \
76 PERF_COUNT_HW_CACHE_##_x
77
78#define CACHE_OP_UNSUPPORTED 0xFFFF
79
1b8873a0 80static int
e1f431b5
MR
81armpmu_map_cache_event(const unsigned (*cache_map)
82 [PERF_COUNT_HW_CACHE_MAX]
83 [PERF_COUNT_HW_CACHE_OP_MAX]
84 [PERF_COUNT_HW_CACHE_RESULT_MAX],
85 u64 config)
1b8873a0
JI
86{
87 unsigned int cache_type, cache_op, cache_result, ret;
88
89 cache_type = (config >> 0) & 0xff;
90 if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
91 return -EINVAL;
92
93 cache_op = (config >> 8) & 0xff;
94 if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
95 return -EINVAL;
96
97 cache_result = (config >> 16) & 0xff;
98 if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
99 return -EINVAL;
100
e1f431b5 101 ret = (int)(*cache_map)[cache_type][cache_op][cache_result];
1b8873a0
JI
102
103 if (ret == CACHE_OP_UNSUPPORTED)
104 return -ENOENT;
105
106 return ret;
107}
108
84fee97a 109static int
e1f431b5 110armpmu_map_event(const unsigned (*event_map)[PERF_COUNT_HW_MAX], u64 config)
84fee97a 111{
e1f431b5
MR
112 int mapping = (*event_map)[config];
113 return mapping == HW_OP_UNSUPPORTED ? -ENOENT : mapping;
84fee97a
WD
114}
115
116static int
e1f431b5 117armpmu_map_raw_event(u32 raw_event_mask, u64 config)
84fee97a 118{
e1f431b5
MR
119 return (int)(config & raw_event_mask);
120}
121
122static int map_cpu_event(struct perf_event *event,
123 const unsigned (*event_map)[PERF_COUNT_HW_MAX],
124 const unsigned (*cache_map)
125 [PERF_COUNT_HW_CACHE_MAX]
126 [PERF_COUNT_HW_CACHE_OP_MAX]
127 [PERF_COUNT_HW_CACHE_RESULT_MAX],
128 u32 raw_event_mask)
129{
130 u64 config = event->attr.config;
131
132 switch (event->attr.type) {
133 case PERF_TYPE_HARDWARE:
134 return armpmu_map_event(event_map, config);
135 case PERF_TYPE_HW_CACHE:
136 return armpmu_map_cache_event(cache_map, config);
137 case PERF_TYPE_RAW:
138 return armpmu_map_raw_event(raw_event_mask, config);
139 }
140
141 return -ENOENT;
84fee97a
WD
142}
143
0ce47080 144int
1b8873a0
JI
145armpmu_event_set_period(struct perf_event *event,
146 struct hw_perf_event *hwc,
147 int idx)
148{
8a16b34e 149 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
e7850595 150 s64 left = local64_read(&hwc->period_left);
1b8873a0
JI
151 s64 period = hwc->sample_period;
152 int ret = 0;
153
154 if (unlikely(left <= -period)) {
155 left = period;
e7850595 156 local64_set(&hwc->period_left, left);
1b8873a0
JI
157 hwc->last_period = period;
158 ret = 1;
159 }
160
161 if (unlikely(left <= 0)) {
162 left += period;
e7850595 163 local64_set(&hwc->period_left, left);
1b8873a0
JI
164 hwc->last_period = period;
165 ret = 1;
166 }
167
168 if (left > (s64)armpmu->max_period)
169 left = armpmu->max_period;
170
e7850595 171 local64_set(&hwc->prev_count, (u64)-left);
1b8873a0
JI
172
173 armpmu->write_counter(idx, (u64)(-left) & 0xffffffff);
174
175 perf_event_update_userpage(event);
176
177 return ret;
178}
179
0ce47080 180u64
1b8873a0
JI
181armpmu_event_update(struct perf_event *event,
182 struct hw_perf_event *hwc,
a737823d 183 int idx, int overflow)
1b8873a0 184{
8a16b34e 185 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
a737823d 186 u64 delta, prev_raw_count, new_raw_count;
1b8873a0
JI
187
188again:
e7850595 189 prev_raw_count = local64_read(&hwc->prev_count);
1b8873a0
JI
190 new_raw_count = armpmu->read_counter(idx);
191
e7850595 192 if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
1b8873a0
JI
193 new_raw_count) != prev_raw_count)
194 goto again;
195
a737823d
WD
196 new_raw_count &= armpmu->max_period;
197 prev_raw_count &= armpmu->max_period;
198
199 if (overflow)
6759788b 200 delta = armpmu->max_period - prev_raw_count + new_raw_count + 1;
a737823d
WD
201 else
202 delta = new_raw_count - prev_raw_count;
1b8873a0 203
e7850595
PZ
204 local64_add(delta, &event->count);
205 local64_sub(delta, &hwc->period_left);
1b8873a0
JI
206
207 return new_raw_count;
208}
209
210static void
a4eaf7f1 211armpmu_read(struct perf_event *event)
1b8873a0 212{
1b8873a0 213 struct hw_perf_event *hwc = &event->hw;
1b8873a0 214
a4eaf7f1
PZ
215 /* Don't read disabled counters! */
216 if (hwc->idx < 0)
217 return;
1b8873a0 218
a737823d 219 armpmu_event_update(event, hwc, hwc->idx, 0);
1b8873a0
JI
220}
221
222static void
a4eaf7f1 223armpmu_stop(struct perf_event *event, int flags)
1b8873a0 224{
8a16b34e 225 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
1b8873a0
JI
226 struct hw_perf_event *hwc = &event->hw;
227
a4eaf7f1
PZ
228 /*
229 * ARM pmu always has to update the counter, so ignore
230 * PERF_EF_UPDATE, see comments in armpmu_start().
231 */
232 if (!(hwc->state & PERF_HES_STOPPED)) {
233 armpmu->disable(hwc, hwc->idx);
234 barrier(); /* why? */
a737823d 235 armpmu_event_update(event, hwc, hwc->idx, 0);
a4eaf7f1
PZ
236 hwc->state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
237 }
1b8873a0
JI
238}
239
240static void
a4eaf7f1 241armpmu_start(struct perf_event *event, int flags)
1b8873a0 242{
8a16b34e 243 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
1b8873a0
JI
244 struct hw_perf_event *hwc = &event->hw;
245
a4eaf7f1
PZ
246 /*
247 * ARM pmu always has to reprogram the period, so ignore
248 * PERF_EF_RELOAD, see the comment below.
249 */
250 if (flags & PERF_EF_RELOAD)
251 WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE));
252
253 hwc->state = 0;
1b8873a0
JI
254 /*
255 * Set the period again. Some counters can't be stopped, so when we
a4eaf7f1 256 * were stopped we simply disabled the IRQ source and the counter
1b8873a0
JI
257 * may have been left counting. If we don't do this step then we may
258 * get an interrupt too soon or *way* too late if the overflow has
259 * happened since disabling.
260 */
261 armpmu_event_set_period(event, hwc, hwc->idx);
262 armpmu->enable(hwc, hwc->idx);
263}
264
a4eaf7f1
PZ
265static void
266armpmu_del(struct perf_event *event, int flags)
267{
8a16b34e 268 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
8be3f9a2 269 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
a4eaf7f1
PZ
270 struct hw_perf_event *hwc = &event->hw;
271 int idx = hwc->idx;
272
273 WARN_ON(idx < 0);
274
a4eaf7f1 275 armpmu_stop(event, PERF_EF_UPDATE);
8be3f9a2
MR
276 hw_events->events[idx] = NULL;
277 clear_bit(idx, hw_events->used_mask);
a4eaf7f1
PZ
278
279 perf_event_update_userpage(event);
280}
281
1b8873a0 282static int
a4eaf7f1 283armpmu_add(struct perf_event *event, int flags)
1b8873a0 284{
8a16b34e 285 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
8be3f9a2 286 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
1b8873a0
JI
287 struct hw_perf_event *hwc = &event->hw;
288 int idx;
289 int err = 0;
290
33696fc0 291 perf_pmu_disable(event->pmu);
24cd7f54 292
1b8873a0 293 /* If we don't have a space for the counter then finish early. */
8be3f9a2 294 idx = armpmu->get_event_idx(hw_events, hwc);
1b8873a0
JI
295 if (idx < 0) {
296 err = idx;
297 goto out;
298 }
299
300 /*
301 * If there is an event in the counter we are going to use then make
302 * sure it is disabled.
303 */
304 event->hw.idx = idx;
305 armpmu->disable(hwc, idx);
8be3f9a2 306 hw_events->events[idx] = event;
1b8873a0 307
a4eaf7f1
PZ
308 hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
309 if (flags & PERF_EF_START)
310 armpmu_start(event, PERF_EF_RELOAD);
1b8873a0
JI
311
312 /* Propagate our changes to the userspace mapping. */
313 perf_event_update_userpage(event);
314
315out:
33696fc0 316 perf_pmu_enable(event->pmu);
1b8873a0
JI
317 return err;
318}
319
1b8873a0 320static int
8be3f9a2 321validate_event(struct pmu_hw_events *hw_events,
1b8873a0
JI
322 struct perf_event *event)
323{
8a16b34e 324 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
1b8873a0 325 struct hw_perf_event fake_event = event->hw;
7b9f72c6 326 struct pmu *leader_pmu = event->group_leader->pmu;
1b8873a0 327
7b9f72c6 328 if (event->pmu != leader_pmu || event->state <= PERF_EVENT_STATE_OFF)
65b4711f 329 return 1;
1b8873a0 330
8be3f9a2 331 return armpmu->get_event_idx(hw_events, &fake_event) >= 0;
1b8873a0
JI
332}
333
334static int
335validate_group(struct perf_event *event)
336{
337 struct perf_event *sibling, *leader = event->group_leader;
8be3f9a2 338 struct pmu_hw_events fake_pmu;
bce34d14 339 DECLARE_BITMAP(fake_used_mask, ARMPMU_MAX_HWEVENTS);
1b8873a0 340
bce34d14
WD
341 /*
342 * Initialise the fake PMU. We only need to populate the
343 * used_mask for the purposes of validation.
344 */
345 memset(fake_used_mask, 0, sizeof(fake_used_mask));
346 fake_pmu.used_mask = fake_used_mask;
1b8873a0
JI
347
348 if (!validate_event(&fake_pmu, leader))
aa2bc1ad 349 return -EINVAL;
1b8873a0
JI
350
351 list_for_each_entry(sibling, &leader->sibling_list, group_entry) {
352 if (!validate_event(&fake_pmu, sibling))
aa2bc1ad 353 return -EINVAL;
1b8873a0
JI
354 }
355
356 if (!validate_event(&fake_pmu, event))
aa2bc1ad 357 return -EINVAL;
1b8873a0
JI
358
359 return 0;
360}
361
0e25a5c9
RV
362static irqreturn_t armpmu_platform_irq(int irq, void *dev)
363{
8a16b34e 364 struct arm_pmu *armpmu = (struct arm_pmu *) dev;
a9356a04
MR
365 struct platform_device *plat_device = armpmu->plat_device;
366 struct arm_pmu_platdata *plat = dev_get_platdata(&plat_device->dev);
0e25a5c9
RV
367
368 return plat->handle_irq(irq, dev, armpmu->handle_irq);
369}
370
0b390e21 371static void
8a16b34e 372armpmu_release_hardware(struct arm_pmu *armpmu)
0b390e21
WD
373{
374 int i, irq, irqs;
a9356a04 375 struct platform_device *pmu_device = armpmu->plat_device;
e0516a64
ML
376 struct arm_pmu_platdata *plat =
377 dev_get_platdata(&pmu_device->dev);
0b390e21
WD
378
379 irqs = min(pmu_device->num_resources, num_possible_cpus());
380
381 for (i = 0; i < irqs; ++i) {
382 if (!cpumask_test_and_clear_cpu(i, &armpmu->active_irqs))
383 continue;
384 irq = platform_get_irq(pmu_device, i);
e0516a64
ML
385 if (irq >= 0) {
386 if (plat && plat->disable_irq)
387 plat->disable_irq(irq);
8a16b34e 388 free_irq(irq, armpmu);
e0516a64 389 }
0b390e21
WD
390 }
391
7ae18a57 392 release_pmu(armpmu->type);
0b390e21
WD
393}
394
1b8873a0 395static int
8a16b34e 396armpmu_reserve_hardware(struct arm_pmu *armpmu)
1b8873a0 397{
0e25a5c9
RV
398 struct arm_pmu_platdata *plat;
399 irq_handler_t handle_irq;
b0e89590 400 int i, err, irq, irqs;
a9356a04 401 struct platform_device *pmu_device = armpmu->plat_device;
1b8873a0 402
e5a21327
WD
403 if (!pmu_device)
404 return -ENODEV;
405
7ae18a57 406 err = reserve_pmu(armpmu->type);
b0e89590 407 if (err) {
1b8873a0 408 pr_warning("unable to reserve pmu\n");
b0e89590 409 return err;
1b8873a0
JI
410 }
411
0e25a5c9
RV
412 plat = dev_get_platdata(&pmu_device->dev);
413 if (plat && plat->handle_irq)
414 handle_irq = armpmu_platform_irq;
415 else
416 handle_irq = armpmu->handle_irq;
417
0b390e21 418 irqs = min(pmu_device->num_resources, num_possible_cpus());
b0e89590 419 if (irqs < 1) {
1b8873a0
JI
420 pr_err("no irqs for PMUs defined\n");
421 return -ENODEV;
422 }
423
b0e89590 424 for (i = 0; i < irqs; ++i) {
0b390e21 425 err = 0;
49c006b9
WD
426 irq = platform_get_irq(pmu_device, i);
427 if (irq < 0)
428 continue;
429
b0e89590
WD
430 /*
431 * If we have a single PMU interrupt that we can't shift,
432 * assume that we're running on a uniprocessor machine and
0b390e21 433 * continue. Otherwise, continue without this interrupt.
b0e89590 434 */
0b390e21
WD
435 if (irq_set_affinity(irq, cpumask_of(i)) && irqs > 1) {
436 pr_warning("unable to set irq affinity (irq=%d, cpu=%u)\n",
437 irq, i);
438 continue;
b0e89590
WD
439 }
440
0e25a5c9 441 err = request_irq(irq, handle_irq,
ddee87f2 442 IRQF_DISABLED | IRQF_NOBALANCING,
8a16b34e 443 "arm-pmu", armpmu);
1b8873a0 444 if (err) {
b0e89590
WD
445 pr_err("unable to request IRQ%d for ARM PMU counters\n",
446 irq);
8a16b34e 447 armpmu_release_hardware(armpmu);
0b390e21 448 return err;
e0516a64
ML
449 } else if (plat && plat->enable_irq)
450 plat->enable_irq(irq);
1b8873a0 451
0b390e21 452 cpumask_set_cpu(i, &armpmu->active_irqs);
49c006b9 453 }
1b8873a0 454
0b390e21 455 return 0;
1b8873a0
JI
456}
457
1b8873a0
JI
458static void
459hw_perf_event_destroy(struct perf_event *event)
460{
8a16b34e 461 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
03b7898d
MR
462 atomic_t *active_events = &armpmu->active_events;
463 struct mutex *pmu_reserve_mutex = &armpmu->reserve_mutex;
464
465 if (atomic_dec_and_mutex_lock(active_events, pmu_reserve_mutex)) {
8a16b34e 466 armpmu_release_hardware(armpmu);
03b7898d 467 mutex_unlock(pmu_reserve_mutex);
1b8873a0
JI
468 }
469}
470
05d22fde
WD
471static int
472event_requires_mode_exclusion(struct perf_event_attr *attr)
473{
474 return attr->exclude_idle || attr->exclude_user ||
475 attr->exclude_kernel || attr->exclude_hv;
476}
477
1b8873a0
JI
478static int
479__hw_perf_event_init(struct perf_event *event)
480{
8a16b34e 481 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
1b8873a0
JI
482 struct hw_perf_event *hwc = &event->hw;
483 int mapping, err;
484
e1f431b5 485 mapping = armpmu->map_event(event);
1b8873a0
JI
486
487 if (mapping < 0) {
488 pr_debug("event %x:%llx not supported\n", event->attr.type,
489 event->attr.config);
490 return mapping;
491 }
492
05d22fde
WD
493 /*
494 * We don't assign an index until we actually place the event onto
495 * hardware. Use -1 to signify that we haven't decided where to put it
496 * yet. For SMP systems, each core has it's own PMU so we can't do any
497 * clever allocation or constraints checking at this point.
498 */
499 hwc->idx = -1;
500 hwc->config_base = 0;
501 hwc->config = 0;
502 hwc->event_base = 0;
503
1b8873a0
JI
504 /*
505 * Check whether we need to exclude the counter from certain modes.
1b8873a0 506 */
05d22fde
WD
507 if ((!armpmu->set_event_filter ||
508 armpmu->set_event_filter(hwc, &event->attr)) &&
509 event_requires_mode_exclusion(&event->attr)) {
1b8873a0
JI
510 pr_debug("ARM performance counters do not support "
511 "mode exclusion\n");
512 return -EPERM;
513 }
514
515 /*
05d22fde 516 * Store the event encoding into the config_base field.
1b8873a0 517 */
05d22fde 518 hwc->config_base |= (unsigned long)mapping;
1b8873a0
JI
519
520 if (!hwc->sample_period) {
521 hwc->sample_period = armpmu->max_period;
522 hwc->last_period = hwc->sample_period;
e7850595 523 local64_set(&hwc->period_left, hwc->sample_period);
1b8873a0
JI
524 }
525
526 err = 0;
527 if (event->group_leader != event) {
528 err = validate_group(event);
529 if (err)
530 return -EINVAL;
531 }
532
533 return err;
534}
535
b0a873eb 536static int armpmu_event_init(struct perf_event *event)
1b8873a0 537{
8a16b34e 538 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
1b8873a0 539 int err = 0;
03b7898d 540 atomic_t *active_events = &armpmu->active_events;
1b8873a0 541
e1f431b5 542 if (armpmu->map_event(event) == -ENOENT)
b0a873eb 543 return -ENOENT;
b0a873eb 544
1b8873a0
JI
545 event->destroy = hw_perf_event_destroy;
546
03b7898d
MR
547 if (!atomic_inc_not_zero(active_events)) {
548 mutex_lock(&armpmu->reserve_mutex);
549 if (atomic_read(active_events) == 0)
8a16b34e 550 err = armpmu_reserve_hardware(armpmu);
1b8873a0
JI
551
552 if (!err)
03b7898d
MR
553 atomic_inc(active_events);
554 mutex_unlock(&armpmu->reserve_mutex);
1b8873a0
JI
555 }
556
557 if (err)
b0a873eb 558 return err;
1b8873a0
JI
559
560 err = __hw_perf_event_init(event);
561 if (err)
562 hw_perf_event_destroy(event);
563
b0a873eb 564 return err;
1b8873a0
JI
565}
566
a4eaf7f1 567static void armpmu_enable(struct pmu *pmu)
1b8873a0 568{
8be3f9a2 569 struct arm_pmu *armpmu = to_arm_pmu(pmu);
8be3f9a2 570 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
7325eaec 571 int enabled = bitmap_weight(hw_events->used_mask, armpmu->num_events);
1b8873a0 572
f4f38430
WD
573 if (enabled)
574 armpmu->start();
1b8873a0
JI
575}
576
a4eaf7f1 577static void armpmu_disable(struct pmu *pmu)
1b8873a0 578{
8a16b34e 579 struct arm_pmu *armpmu = to_arm_pmu(pmu);
48957155 580 armpmu->stop();
1b8873a0
JI
581}
582
03b7898d
MR
583static void __init armpmu_init(struct arm_pmu *armpmu)
584{
585 atomic_set(&armpmu->active_events, 0);
586 mutex_init(&armpmu->reserve_mutex);
8a16b34e
MR
587
588 armpmu->pmu = (struct pmu) {
589 .pmu_enable = armpmu_enable,
590 .pmu_disable = armpmu_disable,
591 .event_init = armpmu_event_init,
592 .add = armpmu_add,
593 .del = armpmu_del,
594 .start = armpmu_start,
595 .stop = armpmu_stop,
596 .read = armpmu_read,
597 };
598}
599
0ce47080 600int __init armpmu_register(struct arm_pmu *armpmu, char *name, int type)
8a16b34e
MR
601{
602 armpmu_init(armpmu);
603 return perf_pmu_register(&armpmu->pmu, name, type);
03b7898d
MR
604}
605
43eab878
WD
606/* Include the PMU-specific implementations. */
607#include "perf_event_xscale.c"
608#include "perf_event_v6.c"
609#include "perf_event_v7.c"
49e6a32f 610
574b69cb
WD
611/*
612 * Ensure the PMU has sane values out of reset.
613 * This requires SMP to be available, so exists as a separate initcall.
614 */
615static int __init
8be3f9a2 616cpu_pmu_reset(void)
574b69cb 617{
8be3f9a2
MR
618 if (cpu_pmu && cpu_pmu->reset)
619 return on_each_cpu(cpu_pmu->reset, NULL, 1);
574b69cb
WD
620 return 0;
621}
8be3f9a2 622arch_initcall(cpu_pmu_reset);
574b69cb 623
b0e89590
WD
624/*
625 * PMU platform driver and devicetree bindings.
626 */
627static struct of_device_id armpmu_of_device_ids[] = {
628 {.compatible = "arm,cortex-a9-pmu"},
629 {.compatible = "arm,cortex-a8-pmu"},
630 {.compatible = "arm,arm1136-pmu"},
631 {.compatible = "arm,arm1176-pmu"},
632 {},
633};
634
635static struct platform_device_id armpmu_plat_device_ids[] = {
636 {.name = "arm-pmu"},
637 {},
638};
639
640static int __devinit armpmu_device_probe(struct platform_device *pdev)
641{
6bd05409
WD
642 if (!cpu_pmu)
643 return -ENODEV;
644
8be3f9a2 645 cpu_pmu->plat_device = pdev;
b0e89590
WD
646 return 0;
647}
648
649static struct platform_driver armpmu_driver = {
650 .driver = {
651 .name = "arm-pmu",
652 .of_match_table = armpmu_of_device_ids,
653 },
654 .probe = armpmu_device_probe,
655 .id_table = armpmu_plat_device_ids,
656};
657
658static int __init register_pmu_driver(void)
659{
660 return platform_driver_register(&armpmu_driver);
661}
662device_initcall(register_pmu_driver);
663
8be3f9a2 664static struct pmu_hw_events *armpmu_get_cpu_events(void)
92f701e1
MR
665{
666 return &__get_cpu_var(cpu_hw_events);
667}
668
669static void __init cpu_pmu_init(struct arm_pmu *armpmu)
670{
0f78d2d5
MR
671 int cpu;
672 for_each_possible_cpu(cpu) {
8be3f9a2 673 struct pmu_hw_events *events = &per_cpu(cpu_hw_events, cpu);
3fc2c830
MR
674 events->events = per_cpu(hw_events, cpu);
675 events->used_mask = per_cpu(used_mask, cpu);
0f78d2d5
MR
676 raw_spin_lock_init(&events->pmu_lock);
677 }
92f701e1 678 armpmu->get_hw_events = armpmu_get_cpu_events;
7ae18a57 679 armpmu->type = ARM_PMU_DEVICE_CPU;
92f701e1
MR
680}
681
b0e89590
WD
682/*
683 * CPU PMU identification and registration.
684 */
1b8873a0
JI
685static int __init
686init_hw_perf_events(void)
687{
688 unsigned long cpuid = read_cpuid_id();
689 unsigned long implementor = (cpuid & 0xFF000000) >> 24;
690 unsigned long part_number = (cpuid & 0xFFF0);
691
49e6a32f 692 /* ARM Ltd CPUs. */
1b8873a0
JI
693 if (0x41 == implementor) {
694 switch (part_number) {
695 case 0xB360: /* ARM1136 */
696 case 0xB560: /* ARM1156 */
697 case 0xB760: /* ARM1176 */
8be3f9a2 698 cpu_pmu = armv6pmu_init();
1b8873a0
JI
699 break;
700 case 0xB020: /* ARM11mpcore */
8be3f9a2 701 cpu_pmu = armv6mpcore_pmu_init();
1b8873a0 702 break;
796d1295 703 case 0xC080: /* Cortex-A8 */
8be3f9a2 704 cpu_pmu = armv7_a8_pmu_init();
796d1295
JP
705 break;
706 case 0xC090: /* Cortex-A9 */
8be3f9a2 707 cpu_pmu = armv7_a9_pmu_init();
796d1295 708 break;
0c205cbe 709 case 0xC050: /* Cortex-A5 */
8be3f9a2 710 cpu_pmu = armv7_a5_pmu_init();
0c205cbe 711 break;
14abd038 712 case 0xC0F0: /* Cortex-A15 */
8be3f9a2 713 cpu_pmu = armv7_a15_pmu_init();
14abd038 714 break;
49e6a32f
WD
715 }
716 /* Intel CPUs [xscale]. */
717 } else if (0x69 == implementor) {
718 part_number = (cpuid >> 13) & 0x7;
719 switch (part_number) {
720 case 1:
8be3f9a2 721 cpu_pmu = xscale1pmu_init();
49e6a32f
WD
722 break;
723 case 2:
8be3f9a2 724 cpu_pmu = xscale2pmu_init();
49e6a32f 725 break;
1b8873a0
JI
726 }
727 }
728
8be3f9a2 729 if (cpu_pmu) {
796d1295 730 pr_info("enabled with %s PMU driver, %d counters available\n",
8be3f9a2
MR
731 cpu_pmu->name, cpu_pmu->num_events);
732 cpu_pmu_init(cpu_pmu);
733 armpmu_register(cpu_pmu, "cpu", PERF_TYPE_RAW);
49e6a32f
WD
734 } else {
735 pr_info("no hardware support available\n");
49e6a32f 736 }
1b8873a0
JI
737
738 return 0;
739}
004417a6 740early_initcall(init_hw_perf_events);
1b8873a0
JI
741
742/*
743 * Callchain handling code.
744 */
1b8873a0
JI
745
746/*
747 * The registers we're interested in are at the end of the variable
748 * length saved register structure. The fp points at the end of this
749 * structure so the address of this struct is:
750 * (struct frame_tail *)(xxx->fp)-1
751 *
752 * This code has been adapted from the ARM OProfile support.
753 */
754struct frame_tail {
4d6b7a77
WD
755 struct frame_tail __user *fp;
756 unsigned long sp;
757 unsigned long lr;
1b8873a0
JI
758} __attribute__((packed));
759
760/*
761 * Get the return address for a single stackframe and return a pointer to the
762 * next frame tail.
763 */
4d6b7a77
WD
764static struct frame_tail __user *
765user_backtrace(struct frame_tail __user *tail,
1b8873a0
JI
766 struct perf_callchain_entry *entry)
767{
768 struct frame_tail buftail;
769
770 /* Also check accessibility of one struct frame_tail beyond */
771 if (!access_ok(VERIFY_READ, tail, sizeof(buftail)))
772 return NULL;
773 if (__copy_from_user_inatomic(&buftail, tail, sizeof(buftail)))
774 return NULL;
775
70791ce9 776 perf_callchain_store(entry, buftail.lr);
1b8873a0
JI
777
778 /*
779 * Frame pointers should strictly progress back up the stack
780 * (towards higher addresses).
781 */
cb06199b 782 if (tail + 1 >= buftail.fp)
1b8873a0
JI
783 return NULL;
784
785 return buftail.fp - 1;
786}
787
56962b44
FW
788void
789perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
1b8873a0 790{
4d6b7a77 791 struct frame_tail __user *tail;
1b8873a0 792
1b8873a0 793
4d6b7a77 794 tail = (struct frame_tail __user *)regs->ARM_fp - 1;
1b8873a0 795
860ad782
SR
796 while ((entry->nr < PERF_MAX_STACK_DEPTH) &&
797 tail && !((unsigned long)tail & 0x3))
1b8873a0
JI
798 tail = user_backtrace(tail, entry);
799}
800
801/*
802 * Gets called by walk_stackframe() for every stackframe. This will be called
803 * whist unwinding the stackframe and is like a subroutine return so we use
804 * the PC.
805 */
806static int
807callchain_trace(struct stackframe *fr,
808 void *data)
809{
810 struct perf_callchain_entry *entry = data;
70791ce9 811 perf_callchain_store(entry, fr->pc);
1b8873a0
JI
812 return 0;
813}
814
56962b44
FW
815void
816perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
1b8873a0
JI
817{
818 struct stackframe fr;
819
1b8873a0
JI
820 fr.fp = regs->ARM_fp;
821 fr.sp = regs->ARM_sp;
822 fr.lr = regs->ARM_lr;
823 fr.pc = regs->ARM_pc;
824 walk_stackframe(&fr, callchain_trace, entry);
825}
This page took 0.181441 seconds and 5 git commands to generate.