Linux 3.14-rc3
[deliverable/linux.git] / arch / arm / kernel / perf_event.c
CommitLineData
1b8873a0
JI
1#undef DEBUG
2
3/*
4 * ARM performance counter support.
5 *
6 * Copyright (C) 2009 picoChip Designs, Ltd., Jamie Iles
43eab878 7 * Copyright (C) 2010 ARM Ltd., Will Deacon <will.deacon@arm.com>
796d1295 8 *
1b8873a0
JI
9 * This code is based on the sparc64 perf event code, which is in turn based
10 * on the x86 code. Callchain code is based on the ARM OProfile backtrace
11 * code.
12 */
13#define pr_fmt(fmt) "hw perfevents: " fmt
14
1b8873a0 15#include <linux/kernel.h>
49c006b9 16#include <linux/platform_device.h>
7be2958e 17#include <linux/pm_runtime.h>
5505b206 18#include <linux/uaccess.h>
1b8873a0 19
1b8873a0
JI
20#include <asm/irq_regs.h>
21#include <asm/pmu.h>
22#include <asm/stacktrace.h>
23
1b8873a0 24static int
e1f431b5
MR
25armpmu_map_cache_event(const unsigned (*cache_map)
26 [PERF_COUNT_HW_CACHE_MAX]
27 [PERF_COUNT_HW_CACHE_OP_MAX]
28 [PERF_COUNT_HW_CACHE_RESULT_MAX],
29 u64 config)
1b8873a0
JI
30{
31 unsigned int cache_type, cache_op, cache_result, ret;
32
33 cache_type = (config >> 0) & 0xff;
34 if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
35 return -EINVAL;
36
37 cache_op = (config >> 8) & 0xff;
38 if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
39 return -EINVAL;
40
41 cache_result = (config >> 16) & 0xff;
42 if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
43 return -EINVAL;
44
e1f431b5 45 ret = (int)(*cache_map)[cache_type][cache_op][cache_result];
1b8873a0
JI
46
47 if (ret == CACHE_OP_UNSUPPORTED)
48 return -ENOENT;
49
50 return ret;
51}
52
84fee97a 53static int
6dbc0029 54armpmu_map_hw_event(const unsigned (*event_map)[PERF_COUNT_HW_MAX], u64 config)
84fee97a 55{
d9f96635
SB
56 int mapping;
57
58 if (config >= PERF_COUNT_HW_MAX)
59 return -EINVAL;
60
61 mapping = (*event_map)[config];
e1f431b5 62 return mapping == HW_OP_UNSUPPORTED ? -ENOENT : mapping;
84fee97a
WD
63}
64
65static int
e1f431b5 66armpmu_map_raw_event(u32 raw_event_mask, u64 config)
84fee97a 67{
e1f431b5
MR
68 return (int)(config & raw_event_mask);
69}
70
6dbc0029
WD
71int
72armpmu_map_event(struct perf_event *event,
73 const unsigned (*event_map)[PERF_COUNT_HW_MAX],
74 const unsigned (*cache_map)
75 [PERF_COUNT_HW_CACHE_MAX]
76 [PERF_COUNT_HW_CACHE_OP_MAX]
77 [PERF_COUNT_HW_CACHE_RESULT_MAX],
78 u32 raw_event_mask)
e1f431b5
MR
79{
80 u64 config = event->attr.config;
81
82 switch (event->attr.type) {
83 case PERF_TYPE_HARDWARE:
6dbc0029 84 return armpmu_map_hw_event(event_map, config);
e1f431b5
MR
85 case PERF_TYPE_HW_CACHE:
86 return armpmu_map_cache_event(cache_map, config);
87 case PERF_TYPE_RAW:
88 return armpmu_map_raw_event(raw_event_mask, config);
89 }
90
91 return -ENOENT;
84fee97a
WD
92}
93
ed6f2a52 94int armpmu_event_set_period(struct perf_event *event)
1b8873a0 95{
8a16b34e 96 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
ed6f2a52 97 struct hw_perf_event *hwc = &event->hw;
e7850595 98 s64 left = local64_read(&hwc->period_left);
1b8873a0
JI
99 s64 period = hwc->sample_period;
100 int ret = 0;
101
102 if (unlikely(left <= -period)) {
103 left = period;
e7850595 104 local64_set(&hwc->period_left, left);
1b8873a0
JI
105 hwc->last_period = period;
106 ret = 1;
107 }
108
109 if (unlikely(left <= 0)) {
110 left += period;
e7850595 111 local64_set(&hwc->period_left, left);
1b8873a0
JI
112 hwc->last_period = period;
113 ret = 1;
114 }
115
116 if (left > (s64)armpmu->max_period)
117 left = armpmu->max_period;
118
e7850595 119 local64_set(&hwc->prev_count, (u64)-left);
1b8873a0 120
ed6f2a52 121 armpmu->write_counter(event, (u64)(-left) & 0xffffffff);
1b8873a0
JI
122
123 perf_event_update_userpage(event);
124
125 return ret;
126}
127
ed6f2a52 128u64 armpmu_event_update(struct perf_event *event)
1b8873a0 129{
8a16b34e 130 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
ed6f2a52 131 struct hw_perf_event *hwc = &event->hw;
a737823d 132 u64 delta, prev_raw_count, new_raw_count;
1b8873a0
JI
133
134again:
e7850595 135 prev_raw_count = local64_read(&hwc->prev_count);
ed6f2a52 136 new_raw_count = armpmu->read_counter(event);
1b8873a0 137
e7850595 138 if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
1b8873a0
JI
139 new_raw_count) != prev_raw_count)
140 goto again;
141
57273471 142 delta = (new_raw_count - prev_raw_count) & armpmu->max_period;
1b8873a0 143
e7850595
PZ
144 local64_add(delta, &event->count);
145 local64_sub(delta, &hwc->period_left);
1b8873a0
JI
146
147 return new_raw_count;
148}
149
150static void
a4eaf7f1 151armpmu_read(struct perf_event *event)
1b8873a0 152{
ed6f2a52 153 armpmu_event_update(event);
1b8873a0
JI
154}
155
156static void
a4eaf7f1 157armpmu_stop(struct perf_event *event, int flags)
1b8873a0 158{
8a16b34e 159 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
1b8873a0
JI
160 struct hw_perf_event *hwc = &event->hw;
161
a4eaf7f1
PZ
162 /*
163 * ARM pmu always has to update the counter, so ignore
164 * PERF_EF_UPDATE, see comments in armpmu_start().
165 */
166 if (!(hwc->state & PERF_HES_STOPPED)) {
ed6f2a52
SK
167 armpmu->disable(event);
168 armpmu_event_update(event);
a4eaf7f1
PZ
169 hwc->state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
170 }
1b8873a0
JI
171}
172
ed6f2a52 173static void armpmu_start(struct perf_event *event, int flags)
1b8873a0 174{
8a16b34e 175 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
1b8873a0
JI
176 struct hw_perf_event *hwc = &event->hw;
177
a4eaf7f1
PZ
178 /*
179 * ARM pmu always has to reprogram the period, so ignore
180 * PERF_EF_RELOAD, see the comment below.
181 */
182 if (flags & PERF_EF_RELOAD)
183 WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE));
184
185 hwc->state = 0;
1b8873a0
JI
186 /*
187 * Set the period again. Some counters can't be stopped, so when we
a4eaf7f1 188 * were stopped we simply disabled the IRQ source and the counter
1b8873a0
JI
189 * may have been left counting. If we don't do this step then we may
190 * get an interrupt too soon or *way* too late if the overflow has
191 * happened since disabling.
192 */
ed6f2a52
SK
193 armpmu_event_set_period(event);
194 armpmu->enable(event);
1b8873a0
JI
195}
196
a4eaf7f1
PZ
197static void
198armpmu_del(struct perf_event *event, int flags)
199{
8a16b34e 200 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
8be3f9a2 201 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
a4eaf7f1
PZ
202 struct hw_perf_event *hwc = &event->hw;
203 int idx = hwc->idx;
204
a4eaf7f1 205 armpmu_stop(event, PERF_EF_UPDATE);
8be3f9a2
MR
206 hw_events->events[idx] = NULL;
207 clear_bit(idx, hw_events->used_mask);
a4eaf7f1
PZ
208
209 perf_event_update_userpage(event);
210}
211
1b8873a0 212static int
a4eaf7f1 213armpmu_add(struct perf_event *event, int flags)
1b8873a0 214{
8a16b34e 215 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
8be3f9a2 216 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
1b8873a0
JI
217 struct hw_perf_event *hwc = &event->hw;
218 int idx;
219 int err = 0;
220
33696fc0 221 perf_pmu_disable(event->pmu);
24cd7f54 222
1b8873a0 223 /* If we don't have a space for the counter then finish early. */
ed6f2a52 224 idx = armpmu->get_event_idx(hw_events, event);
1b8873a0
JI
225 if (idx < 0) {
226 err = idx;
227 goto out;
228 }
229
230 /*
231 * If there is an event in the counter we are going to use then make
232 * sure it is disabled.
233 */
234 event->hw.idx = idx;
ed6f2a52 235 armpmu->disable(event);
8be3f9a2 236 hw_events->events[idx] = event;
1b8873a0 237
a4eaf7f1
PZ
238 hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
239 if (flags & PERF_EF_START)
240 armpmu_start(event, PERF_EF_RELOAD);
1b8873a0
JI
241
242 /* Propagate our changes to the userspace mapping. */
243 perf_event_update_userpage(event);
244
245out:
33696fc0 246 perf_pmu_enable(event->pmu);
1b8873a0
JI
247 return err;
248}
249
1b8873a0 250static int
8be3f9a2 251validate_event(struct pmu_hw_events *hw_events,
1b8873a0
JI
252 struct perf_event *event)
253{
8a16b34e 254 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
1b8873a0 255
c95eb318
WD
256 if (is_software_event(event))
257 return 1;
258
2dfcb802 259 if (event->state < PERF_EVENT_STATE_OFF)
cb2d8b34
WD
260 return 1;
261
262 if (event->state == PERF_EVENT_STATE_OFF && !event->attr.enable_on_exec)
65b4711f 263 return 1;
1b8873a0 264
ed6f2a52 265 return armpmu->get_event_idx(hw_events, event) >= 0;
1b8873a0
JI
266}
267
268static int
269validate_group(struct perf_event *event)
270{
271 struct perf_event *sibling, *leader = event->group_leader;
8be3f9a2 272 struct pmu_hw_events fake_pmu;
bce34d14 273 DECLARE_BITMAP(fake_used_mask, ARMPMU_MAX_HWEVENTS);
1b8873a0 274
bce34d14
WD
275 /*
276 * Initialise the fake PMU. We only need to populate the
277 * used_mask for the purposes of validation.
278 */
279 memset(fake_used_mask, 0, sizeof(fake_used_mask));
280 fake_pmu.used_mask = fake_used_mask;
1b8873a0
JI
281
282 if (!validate_event(&fake_pmu, leader))
aa2bc1ad 283 return -EINVAL;
1b8873a0
JI
284
285 list_for_each_entry(sibling, &leader->sibling_list, group_entry) {
286 if (!validate_event(&fake_pmu, sibling))
aa2bc1ad 287 return -EINVAL;
1b8873a0
JI
288 }
289
290 if (!validate_event(&fake_pmu, event))
aa2bc1ad 291 return -EINVAL;
1b8873a0
JI
292
293 return 0;
294}
295
051f1b13 296static irqreturn_t armpmu_dispatch_irq(int irq, void *dev)
0e25a5c9 297{
8a16b34e 298 struct arm_pmu *armpmu = (struct arm_pmu *) dev;
a9356a04
MR
299 struct platform_device *plat_device = armpmu->plat_device;
300 struct arm_pmu_platdata *plat = dev_get_platdata(&plat_device->dev);
0e25a5c9 301
051f1b13
SK
302 if (plat && plat->handle_irq)
303 return plat->handle_irq(irq, dev, armpmu->handle_irq);
304 else
305 return armpmu->handle_irq(irq, dev);
0e25a5c9
RV
306}
307
0b390e21 308static void
8a16b34e 309armpmu_release_hardware(struct arm_pmu *armpmu)
0b390e21 310{
ed6f2a52 311 armpmu->free_irq(armpmu);
051f1b13 312 pm_runtime_put_sync(&armpmu->plat_device->dev);
0b390e21
WD
313}
314
1b8873a0 315static int
8a16b34e 316armpmu_reserve_hardware(struct arm_pmu *armpmu)
1b8873a0 317{
051f1b13 318 int err;
a9356a04 319 struct platform_device *pmu_device = armpmu->plat_device;
1b8873a0 320
e5a21327
WD
321 if (!pmu_device)
322 return -ENODEV;
323
7be2958e 324 pm_runtime_get_sync(&pmu_device->dev);
ed6f2a52 325 err = armpmu->request_irq(armpmu, armpmu_dispatch_irq);
051f1b13
SK
326 if (err) {
327 armpmu_release_hardware(armpmu);
328 return err;
49c006b9 329 }
1b8873a0 330
0b390e21 331 return 0;
1b8873a0
JI
332}
333
1b8873a0
JI
334static void
335hw_perf_event_destroy(struct perf_event *event)
336{
8a16b34e 337 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
03b7898d
MR
338 atomic_t *active_events = &armpmu->active_events;
339 struct mutex *pmu_reserve_mutex = &armpmu->reserve_mutex;
340
341 if (atomic_dec_and_mutex_lock(active_events, pmu_reserve_mutex)) {
8a16b34e 342 armpmu_release_hardware(armpmu);
03b7898d 343 mutex_unlock(pmu_reserve_mutex);
1b8873a0
JI
344 }
345}
346
05d22fde
WD
347static int
348event_requires_mode_exclusion(struct perf_event_attr *attr)
349{
350 return attr->exclude_idle || attr->exclude_user ||
351 attr->exclude_kernel || attr->exclude_hv;
352}
353
1b8873a0
JI
354static int
355__hw_perf_event_init(struct perf_event *event)
356{
8a16b34e 357 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
1b8873a0 358 struct hw_perf_event *hwc = &event->hw;
9dcbf466 359 int mapping;
1b8873a0 360
e1f431b5 361 mapping = armpmu->map_event(event);
1b8873a0
JI
362
363 if (mapping < 0) {
364 pr_debug("event %x:%llx not supported\n", event->attr.type,
365 event->attr.config);
366 return mapping;
367 }
368
05d22fde
WD
369 /*
370 * We don't assign an index until we actually place the event onto
371 * hardware. Use -1 to signify that we haven't decided where to put it
372 * yet. For SMP systems, each core has it's own PMU so we can't do any
373 * clever allocation or constraints checking at this point.
374 */
375 hwc->idx = -1;
376 hwc->config_base = 0;
377 hwc->config = 0;
378 hwc->event_base = 0;
379
1b8873a0
JI
380 /*
381 * Check whether we need to exclude the counter from certain modes.
1b8873a0 382 */
05d22fde
WD
383 if ((!armpmu->set_event_filter ||
384 armpmu->set_event_filter(hwc, &event->attr)) &&
385 event_requires_mode_exclusion(&event->attr)) {
1b8873a0
JI
386 pr_debug("ARM performance counters do not support "
387 "mode exclusion\n");
fdeb8e35 388 return -EOPNOTSUPP;
1b8873a0
JI
389 }
390
391 /*
05d22fde 392 * Store the event encoding into the config_base field.
1b8873a0 393 */
05d22fde 394 hwc->config_base |= (unsigned long)mapping;
1b8873a0
JI
395
396 if (!hwc->sample_period) {
57273471
WD
397 /*
398 * For non-sampling runs, limit the sample_period to half
399 * of the counter width. That way, the new counter value
400 * is far less likely to overtake the previous one unless
401 * you have some serious IRQ latency issues.
402 */
403 hwc->sample_period = armpmu->max_period >> 1;
1b8873a0 404 hwc->last_period = hwc->sample_period;
e7850595 405 local64_set(&hwc->period_left, hwc->sample_period);
1b8873a0
JI
406 }
407
1b8873a0 408 if (event->group_leader != event) {
e595ede6 409 if (validate_group(event) != 0)
1b8873a0
JI
410 return -EINVAL;
411 }
412
9dcbf466 413 return 0;
1b8873a0
JI
414}
415
b0a873eb 416static int armpmu_event_init(struct perf_event *event)
1b8873a0 417{
8a16b34e 418 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
1b8873a0 419 int err = 0;
03b7898d 420 atomic_t *active_events = &armpmu->active_events;
1b8873a0 421
2481c5fa
SE
422 /* does not support taken branch sampling */
423 if (has_branch_stack(event))
424 return -EOPNOTSUPP;
425
e1f431b5 426 if (armpmu->map_event(event) == -ENOENT)
b0a873eb 427 return -ENOENT;
b0a873eb 428
1b8873a0
JI
429 event->destroy = hw_perf_event_destroy;
430
03b7898d
MR
431 if (!atomic_inc_not_zero(active_events)) {
432 mutex_lock(&armpmu->reserve_mutex);
433 if (atomic_read(active_events) == 0)
8a16b34e 434 err = armpmu_reserve_hardware(armpmu);
1b8873a0
JI
435
436 if (!err)
03b7898d
MR
437 atomic_inc(active_events);
438 mutex_unlock(&armpmu->reserve_mutex);
1b8873a0
JI
439 }
440
441 if (err)
b0a873eb 442 return err;
1b8873a0
JI
443
444 err = __hw_perf_event_init(event);
445 if (err)
446 hw_perf_event_destroy(event);
447
b0a873eb 448 return err;
1b8873a0
JI
449}
450
a4eaf7f1 451static void armpmu_enable(struct pmu *pmu)
1b8873a0 452{
8be3f9a2 453 struct arm_pmu *armpmu = to_arm_pmu(pmu);
8be3f9a2 454 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
7325eaec 455 int enabled = bitmap_weight(hw_events->used_mask, armpmu->num_events);
1b8873a0 456
f4f38430 457 if (enabled)
ed6f2a52 458 armpmu->start(armpmu);
1b8873a0
JI
459}
460
a4eaf7f1 461static void armpmu_disable(struct pmu *pmu)
1b8873a0 462{
8a16b34e 463 struct arm_pmu *armpmu = to_arm_pmu(pmu);
ed6f2a52 464 armpmu->stop(armpmu);
1b8873a0
JI
465}
466
7be2958e
JH
467#ifdef CONFIG_PM_RUNTIME
468static int armpmu_runtime_resume(struct device *dev)
469{
470 struct arm_pmu_platdata *plat = dev_get_platdata(dev);
471
472 if (plat && plat->runtime_resume)
473 return plat->runtime_resume(dev);
474
475 return 0;
476}
477
478static int armpmu_runtime_suspend(struct device *dev)
479{
480 struct arm_pmu_platdata *plat = dev_get_platdata(dev);
481
482 if (plat && plat->runtime_suspend)
483 return plat->runtime_suspend(dev);
484
485 return 0;
486}
487#endif
488
6dbc0029
WD
489const struct dev_pm_ops armpmu_dev_pm_ops = {
490 SET_RUNTIME_PM_OPS(armpmu_runtime_suspend, armpmu_runtime_resume, NULL)
491};
492
44d6b1fc 493static void armpmu_init(struct arm_pmu *armpmu)
03b7898d
MR
494{
495 atomic_set(&armpmu->active_events, 0);
496 mutex_init(&armpmu->reserve_mutex);
8a16b34e
MR
497
498 armpmu->pmu = (struct pmu) {
499 .pmu_enable = armpmu_enable,
500 .pmu_disable = armpmu_disable,
501 .event_init = armpmu_event_init,
502 .add = armpmu_add,
503 .del = armpmu_del,
504 .start = armpmu_start,
505 .stop = armpmu_stop,
506 .read = armpmu_read,
507 };
508}
509
0305230a 510int armpmu_register(struct arm_pmu *armpmu, int type)
8a16b34e
MR
511{
512 armpmu_init(armpmu);
2ac29a14 513 pm_runtime_enable(&armpmu->plat_device->dev);
04236f9f
WD
514 pr_info("enabled with %s PMU driver, %d counters available\n",
515 armpmu->name, armpmu->num_events);
0305230a 516 return perf_pmu_register(&armpmu->pmu, armpmu->name, type);
03b7898d
MR
517}
518
1b8873a0
JI
519/*
520 * Callchain handling code.
521 */
1b8873a0
JI
522
523/*
524 * The registers we're interested in are at the end of the variable
525 * length saved register structure. The fp points at the end of this
526 * structure so the address of this struct is:
527 * (struct frame_tail *)(xxx->fp)-1
528 *
529 * This code has been adapted from the ARM OProfile support.
530 */
531struct frame_tail {
4d6b7a77
WD
532 struct frame_tail __user *fp;
533 unsigned long sp;
534 unsigned long lr;
1b8873a0
JI
535} __attribute__((packed));
536
537/*
538 * Get the return address for a single stackframe and return a pointer to the
539 * next frame tail.
540 */
4d6b7a77
WD
541static struct frame_tail __user *
542user_backtrace(struct frame_tail __user *tail,
1b8873a0
JI
543 struct perf_callchain_entry *entry)
544{
545 struct frame_tail buftail;
546
547 /* Also check accessibility of one struct frame_tail beyond */
548 if (!access_ok(VERIFY_READ, tail, sizeof(buftail)))
549 return NULL;
550 if (__copy_from_user_inatomic(&buftail, tail, sizeof(buftail)))
551 return NULL;
552
70791ce9 553 perf_callchain_store(entry, buftail.lr);
1b8873a0
JI
554
555 /*
556 * Frame pointers should strictly progress back up the stack
557 * (towards higher addresses).
558 */
cb06199b 559 if (tail + 1 >= buftail.fp)
1b8873a0
JI
560 return NULL;
561
562 return buftail.fp - 1;
563}
564
56962b44
FW
565void
566perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
1b8873a0 567{
4d6b7a77 568 struct frame_tail __user *tail;
1b8873a0 569
e50c5418
MZ
570 if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
571 /* We don't support guest os callchain now */
572 return;
573 }
1b8873a0 574
c5f927a6 575 perf_callchain_store(entry, regs->ARM_pc);
4d6b7a77 576 tail = (struct frame_tail __user *)regs->ARM_fp - 1;
1b8873a0 577
860ad782
SR
578 while ((entry->nr < PERF_MAX_STACK_DEPTH) &&
579 tail && !((unsigned long)tail & 0x3))
1b8873a0
JI
580 tail = user_backtrace(tail, entry);
581}
582
583/*
584 * Gets called by walk_stackframe() for every stackframe. This will be called
585 * whist unwinding the stackframe and is like a subroutine return so we use
586 * the PC.
587 */
588static int
589callchain_trace(struct stackframe *fr,
590 void *data)
591{
592 struct perf_callchain_entry *entry = data;
70791ce9 593 perf_callchain_store(entry, fr->pc);
1b8873a0
JI
594 return 0;
595}
596
56962b44
FW
597void
598perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
1b8873a0
JI
599{
600 struct stackframe fr;
601
e50c5418
MZ
602 if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
603 /* We don't support guest os callchain now */
604 return;
605 }
606
1b8873a0
JI
607 fr.fp = regs->ARM_fp;
608 fr.sp = regs->ARM_sp;
609 fr.lr = regs->ARM_lr;
610 fr.pc = regs->ARM_pc;
611 walk_stackframe(&fr, callchain_trace, entry);
612}
e50c5418
MZ
613
614unsigned long perf_instruction_pointer(struct pt_regs *regs)
615{
616 if (perf_guest_cbs && perf_guest_cbs->is_in_guest())
617 return perf_guest_cbs->get_guest_ip();
618
619 return instruction_pointer(regs);
620}
621
622unsigned long perf_misc_flags(struct pt_regs *regs)
623{
624 int misc = 0;
625
626 if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
627 if (perf_guest_cbs->is_user_mode())
628 misc |= PERF_RECORD_MISC_GUEST_USER;
629 else
630 misc |= PERF_RECORD_MISC_GUEST_KERNEL;
631 } else {
632 if (user_mode(regs))
633 misc |= PERF_RECORD_MISC_USER;
634 else
635 misc |= PERF_RECORD_MISC_KERNEL;
636 }
637
638 return misc;
639}
This page took 0.36529 seconds and 5 git commands to generate.