ARM: 7017/1: Use generic BUG() handler
[deliverable/linux.git] / arch / arm / kernel / setup.c
CommitLineData
1da177e4
LT
1/*
2 * linux/arch/arm/kernel/setup.c
3 *
4 * Copyright (C) 1995-2001 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
1da177e4
LT
10#include <linux/module.h>
11#include <linux/kernel.h>
12#include <linux/stddef.h>
13#include <linux/ioport.h>
14#include <linux/delay.h>
15#include <linux/utsname.h>
16#include <linux/initrd.h>
17#include <linux/console.h>
18#include <linux/bootmem.h>
19#include <linux/seq_file.h>
894673ee 20#include <linux/screen_info.h>
1da177e4 21#include <linux/init.h>
3c57fb43 22#include <linux/kexec.h>
93c02ab4 23#include <linux/of_fdt.h>
cea0bb1b 24#include <linux/crash_dump.h>
1da177e4
LT
25#include <linux/root_dev.h>
26#include <linux/cpu.h>
27#include <linux/interrupt.h>
7bbb7940 28#include <linux/smp.h>
4e950f6f 29#include <linux/fs.h>
e119bfff 30#include <linux/proc_fs.h>
2778f620 31#include <linux/memblock.h>
2ecccf90
DM
32#include <linux/bug.h>
33#include <linux/compiler.h>
1da177e4 34
b86040a5 35#include <asm/unified.h>
1da177e4 36#include <asm/cpu.h>
0ba8b9b2 37#include <asm/cputype.h>
1da177e4 38#include <asm/elf.h>
1da177e4 39#include <asm/procinfo.h>
37efe642 40#include <asm/sections.h>
1da177e4 41#include <asm/setup.h>
f00ec48f 42#include <asm/smp_plat.h>
1da177e4
LT
43#include <asm/mach-types.h>
44#include <asm/cacheflush.h>
46097c7d 45#include <asm/cachetype.h>
1da177e4 46#include <asm/tlbflush.h>
2ecccf90 47#include <asm/system.h>
1da177e4 48
93c02ab4 49#include <asm/prom.h>
1da177e4
LT
50#include <asm/mach/arch.h>
51#include <asm/mach/irq.h>
52#include <asm/mach/time.h>
5cbad0eb 53#include <asm/traps.h>
bff595c1 54#include <asm/unwind.h>
1da177e4 55
73a65b3f 56#if defined(CONFIG_DEPRECATED_PARAM_STRUCT)
0fc1c832 57#include "compat.h"
73a65b3f 58#endif
4cd9d6f7 59#include "atags.h"
bc581770 60#include "tcm.h"
0fc1c832 61
1da177e4
LT
62#ifndef MEM_SIZE
63#define MEM_SIZE (16*1024*1024)
64#endif
65
66#if defined(CONFIG_FPE_NWFPE) || defined(CONFIG_FPE_FASTFPE)
67char fpe_type[8];
68
69static int __init fpe_setup(char *line)
70{
71 memcpy(fpe_type, line, 8);
72 return 1;
73}
74
75__setup("fpe=", fpe_setup);
76#endif
77
4b5f32ce 78extern void paging_init(struct machine_desc *desc);
0371d3f7 79extern void sanity_check_meminfo(void);
1da177e4 80extern void reboot_setup(char *str);
1da177e4
LT
81
82unsigned int processor_id;
c18f6581 83EXPORT_SYMBOL(processor_id);
0385ebc0 84unsigned int __machine_arch_type __read_mostly;
1da177e4 85EXPORT_SYMBOL(__machine_arch_type);
0385ebc0 86unsigned int cacheid __read_mostly;
c0e95878 87EXPORT_SYMBOL(cacheid);
1da177e4 88
9d20fdd5
BG
89unsigned int __atags_pointer __initdata;
90
1da177e4
LT
91unsigned int system_rev;
92EXPORT_SYMBOL(system_rev);
93
94unsigned int system_serial_low;
95EXPORT_SYMBOL(system_serial_low);
96
97unsigned int system_serial_high;
98EXPORT_SYMBOL(system_serial_high);
99
0385ebc0 100unsigned int elf_hwcap __read_mostly;
1da177e4
LT
101EXPORT_SYMBOL(elf_hwcap);
102
103
104#ifdef MULTI_CPU
0385ebc0 105struct processor processor __read_mostly;
1da177e4
LT
106#endif
107#ifdef MULTI_TLB
0385ebc0 108struct cpu_tlb_fns cpu_tlb __read_mostly;
1da177e4
LT
109#endif
110#ifdef MULTI_USER
0385ebc0 111struct cpu_user_fns cpu_user __read_mostly;
1da177e4
LT
112#endif
113#ifdef MULTI_CACHE
0385ebc0 114struct cpu_cache_fns cpu_cache __read_mostly;
1da177e4 115#endif
953233dc 116#ifdef CONFIG_OUTER_CACHE
0385ebc0 117struct outer_cache_fns outer_cache __read_mostly;
6c09f09d 118EXPORT_SYMBOL(outer_cache);
953233dc 119#endif
1da177e4 120
2ecccf90
DM
121/*
122 * Cached cpu_architecture() result for use by assembler code.
123 * C code should use the cpu_architecture() function instead of accessing this
124 * variable directly.
125 */
126int __cpu_architecture __read_mostly = CPU_ARCH_UNKNOWN;
127
ccea7a19
RK
128struct stack {
129 u32 irq[3];
130 u32 abt[3];
131 u32 und[3];
132} ____cacheline_aligned;
133
134static struct stack stacks[NR_CPUS];
135
1da177e4
LT
136char elf_platform[ELF_PLATFORM_SIZE];
137EXPORT_SYMBOL(elf_platform);
138
1da177e4
LT
139static const char *cpu_name;
140static const char *machine_name;
48ab7e09 141static char __initdata cmd_line[COMMAND_LINE_SIZE];
8ff1443c 142struct machine_desc *machine_desc __initdata;
1da177e4
LT
143
144static char default_command_line[COMMAND_LINE_SIZE] __initdata = CONFIG_CMDLINE;
145static union { char c[4]; unsigned long l; } endian_test __initdata = { { 'l', '?', '?', 'b' } };
146#define ENDIANNESS ((char)endian_test.l)
147
148DEFINE_PER_CPU(struct cpuinfo_arm, cpu_data);
149
150/*
151 * Standard memory resources
152 */
153static struct resource mem_res[] = {
740e518e
GKH
154 {
155 .name = "Video RAM",
156 .start = 0,
157 .end = 0,
158 .flags = IORESOURCE_MEM
159 },
160 {
161 .name = "Kernel text",
162 .start = 0,
163 .end = 0,
164 .flags = IORESOURCE_MEM
165 },
166 {
167 .name = "Kernel data",
168 .start = 0,
169 .end = 0,
170 .flags = IORESOURCE_MEM
171 }
1da177e4
LT
172};
173
174#define video_ram mem_res[0]
175#define kernel_code mem_res[1]
176#define kernel_data mem_res[2]
177
178static struct resource io_res[] = {
740e518e
GKH
179 {
180 .name = "reserved",
181 .start = 0x3bc,
182 .end = 0x3be,
183 .flags = IORESOURCE_IO | IORESOURCE_BUSY
184 },
185 {
186 .name = "reserved",
187 .start = 0x378,
188 .end = 0x37f,
189 .flags = IORESOURCE_IO | IORESOURCE_BUSY
190 },
191 {
192 .name = "reserved",
193 .start = 0x278,
194 .end = 0x27f,
195 .flags = IORESOURCE_IO | IORESOURCE_BUSY
196 }
1da177e4
LT
197};
198
199#define lp0 io_res[0]
200#define lp1 io_res[1]
201#define lp2 io_res[2]
202
1da177e4
LT
203static const char *proc_arch[] = {
204 "undefined/unknown",
205 "3",
206 "4",
207 "4T",
208 "5",
209 "5T",
210 "5TE",
211 "5TEJ",
212 "6TEJ",
6b090a25 213 "7",
1da177e4
LT
214 "?(11)",
215 "?(12)",
216 "?(13)",
217 "?(14)",
218 "?(15)",
219 "?(16)",
220 "?(17)",
221};
222
2ecccf90 223static int __get_cpu_architecture(void)
1da177e4
LT
224{
225 int cpu_arch;
226
0ba8b9b2 227 if ((read_cpuid_id() & 0x0008f000) == 0) {
1da177e4 228 cpu_arch = CPU_ARCH_UNKNOWN;
0ba8b9b2
RK
229 } else if ((read_cpuid_id() & 0x0008f000) == 0x00007000) {
230 cpu_arch = (read_cpuid_id() & (1 << 23)) ? CPU_ARCH_ARMv4T : CPU_ARCH_ARMv3;
231 } else if ((read_cpuid_id() & 0x00080000) == 0x00000000) {
232 cpu_arch = (read_cpuid_id() >> 16) & 7;
1da177e4
LT
233 if (cpu_arch)
234 cpu_arch += CPU_ARCH_ARMv3;
0ba8b9b2 235 } else if ((read_cpuid_id() & 0x000f0000) == 0x000f0000) {
180005c4
CM
236 unsigned int mmfr0;
237
238 /* Revised CPUID format. Read the Memory Model Feature
239 * Register 0 and check for VMSAv7 or PMSAv7 */
240 asm("mrc p15, 0, %0, c0, c1, 4"
241 : "=r" (mmfr0));
315cfe78
CM
242 if ((mmfr0 & 0x0000000f) >= 0x00000003 ||
243 (mmfr0 & 0x000000f0) >= 0x00000030)
180005c4
CM
244 cpu_arch = CPU_ARCH_ARMv7;
245 else if ((mmfr0 & 0x0000000f) == 0x00000002 ||
246 (mmfr0 & 0x000000f0) == 0x00000020)
247 cpu_arch = CPU_ARCH_ARMv6;
248 else
249 cpu_arch = CPU_ARCH_UNKNOWN;
250 } else
251 cpu_arch = CPU_ARCH_UNKNOWN;
1da177e4
LT
252
253 return cpu_arch;
254}
255
2ecccf90
DM
256int __pure cpu_architecture(void)
257{
258 BUG_ON(__cpu_architecture == CPU_ARCH_UNKNOWN);
259
260 return __cpu_architecture;
261}
262
8925ec4c
WD
263static int cpu_has_aliasing_icache(unsigned int arch)
264{
265 int aliasing_icache;
266 unsigned int id_reg, num_sets, line_size;
267
268 /* arch specifies the register format */
269 switch (arch) {
270 case CPU_ARCH_ARMv7:
5fb31a96
LW
271 asm("mcr p15, 2, %0, c0, c0, 0 @ set CSSELR"
272 : /* No output operands */
8925ec4c 273 : "r" (1));
5fb31a96
LW
274 isb();
275 asm("mrc p15, 1, %0, c0, c0, 0 @ read CCSIDR"
276 : "=r" (id_reg));
8925ec4c
WD
277 line_size = 4 << ((id_reg & 0x7) + 2);
278 num_sets = ((id_reg >> 13) & 0x7fff) + 1;
279 aliasing_icache = (line_size * num_sets) > PAGE_SIZE;
280 break;
281 case CPU_ARCH_ARMv6:
282 aliasing_icache = read_cpuid_cachetype() & (1 << 11);
283 break;
284 default:
285 /* I-cache aliases will be handled by D-cache aliasing code */
286 aliasing_icache = 0;
287 }
288
289 return aliasing_icache;
290}
291
c0e95878
RK
292static void __init cacheid_init(void)
293{
294 unsigned int cachetype = read_cpuid_cachetype();
295 unsigned int arch = cpu_architecture();
296
b57ee99f
CM
297 if (arch >= CPU_ARCH_ARMv6) {
298 if ((cachetype & (7 << 29)) == 4 << 29) {
299 /* ARMv7 register format */
72dc53ac 300 arch = CPU_ARCH_ARMv7;
b57ee99f
CM
301 cacheid = CACHEID_VIPT_NONALIASING;
302 if ((cachetype & (3 << 14)) == 1 << 14)
303 cacheid |= CACHEID_ASID_TAGGED;
8925ec4c 304 } else {
72dc53ac
WD
305 arch = CPU_ARCH_ARMv6;
306 if (cachetype & (1 << 23))
307 cacheid = CACHEID_VIPT_ALIASING;
308 else
309 cacheid = CACHEID_VIPT_NONALIASING;
8925ec4c 310 }
72dc53ac
WD
311 if (cpu_has_aliasing_icache(arch))
312 cacheid |= CACHEID_VIPT_I_ALIASING;
c0e95878
RK
313 } else {
314 cacheid = CACHEID_VIVT;
315 }
2b4ae1f1
RK
316
317 printk("CPU: %s data cache, %s instruction cache\n",
318 cache_is_vivt() ? "VIVT" :
319 cache_is_vipt_aliasing() ? "VIPT aliasing" :
320 cache_is_vipt_nonaliasing() ? "VIPT nonaliasing" : "unknown",
321 cache_is_vivt() ? "VIVT" :
322 icache_is_vivt_asid_tagged() ? "VIVT ASID tagged" :
8925ec4c 323 icache_is_vipt_aliasing() ? "VIPT aliasing" :
2b4ae1f1 324 cache_is_vipt_nonaliasing() ? "VIPT nonaliasing" : "unknown");
c0e95878
RK
325}
326
1da177e4
LT
327/*
328 * These functions re-use the assembly code in head.S, which
329 * already provide the required functionality.
330 */
0f44ba1d 331extern struct proc_info_list *lookup_processor_type(unsigned int);
6fc31d54 332
93c02ab4 333void __init early_print(const char *str, ...)
6fc31d54
RK
334{
335 extern void printascii(const char *);
336 char buf[256];
337 va_list ap;
338
339 va_start(ap, str);
340 vsnprintf(buf, sizeof(buf), str, ap);
341 va_end(ap);
342
343#ifdef CONFIG_DEBUG_LL
344 printascii(buf);
345#endif
346 printk("%s", buf);
347}
348
f159f4ed
TL
349static void __init feat_v6_fixup(void)
350{
351 int id = read_cpuid_id();
352
353 if ((id & 0xff0f0000) != 0x41070000)
354 return;
355
356 /*
357 * HWCAP_TLS is available only on 1136 r1p0 and later,
358 * see also kuser_get_tls_init.
359 */
360 if ((((id >> 4) & 0xfff) == 0xb36) && (((id >> 20) & 3) == 0))
361 elf_hwcap &= ~HWCAP_TLS;
362}
363
ccea7a19
RK
364/*
365 * cpu_init - initialise one CPU.
366 *
90f1e084 367 * cpu_init sets up the per-CPU stacks.
ccea7a19 368 */
36c5ed23 369void cpu_init(void)
ccea7a19
RK
370{
371 unsigned int cpu = smp_processor_id();
372 struct stack *stk = &stacks[cpu];
373
374 if (cpu >= NR_CPUS) {
375 printk(KERN_CRIT "CPU%u: bad primary CPU number\n", cpu);
376 BUG();
377 }
378
b69874e4
RK
379 cpu_proc_init();
380
b86040a5
CM
381 /*
382 * Define the placement constraint for the inline asm directive below.
383 * In Thumb-2, msr with an immediate value is not allowed.
384 */
385#ifdef CONFIG_THUMB2_KERNEL
386#define PLC "r"
387#else
388#define PLC "I"
389#endif
390
ccea7a19
RK
391 /*
392 * setup stacks for re-entrant exception handlers
393 */
394 __asm__ (
395 "msr cpsr_c, %1\n\t"
b86040a5
CM
396 "add r14, %0, %2\n\t"
397 "mov sp, r14\n\t"
ccea7a19 398 "msr cpsr_c, %3\n\t"
b86040a5
CM
399 "add r14, %0, %4\n\t"
400 "mov sp, r14\n\t"
ccea7a19 401 "msr cpsr_c, %5\n\t"
b86040a5
CM
402 "add r14, %0, %6\n\t"
403 "mov sp, r14\n\t"
ccea7a19
RK
404 "msr cpsr_c, %7"
405 :
406 : "r" (stk),
b86040a5 407 PLC (PSR_F_BIT | PSR_I_BIT | IRQ_MODE),
ccea7a19 408 "I" (offsetof(struct stack, irq[0])),
b86040a5 409 PLC (PSR_F_BIT | PSR_I_BIT | ABT_MODE),
ccea7a19 410 "I" (offsetof(struct stack, abt[0])),
b86040a5 411 PLC (PSR_F_BIT | PSR_I_BIT | UND_MODE),
ccea7a19 412 "I" (offsetof(struct stack, und[0])),
b86040a5 413 PLC (PSR_F_BIT | PSR_I_BIT | SVC_MODE)
aaaa3f9e 414 : "r14");
ccea7a19
RK
415}
416
b69874e4
RK
417static void __init setup_processor(void)
418{
419 struct proc_info_list *list;
420
421 /*
422 * locate processor in the list of supported processor
423 * types. The linker builds this table for us from the
424 * entries in arch/arm/mm/proc-*.S
425 */
426 list = lookup_processor_type(read_cpuid_id());
427 if (!list) {
428 printk("CPU configuration botched (ID %08x), unable "
429 "to continue.\n", read_cpuid_id());
430 while (1);
431 }
432
433 cpu_name = list->cpu_name;
2ecccf90 434 __cpu_architecture = __get_cpu_architecture();
b69874e4
RK
435
436#ifdef MULTI_CPU
437 processor = *list->proc;
438#endif
439#ifdef MULTI_TLB
440 cpu_tlb = *list->tlb;
441#endif
442#ifdef MULTI_USER
443 cpu_user = *list->user;
444#endif
445#ifdef MULTI_CACHE
446 cpu_cache = *list->cache;
447#endif
448
449 printk("CPU: %s [%08x] revision %d (ARMv%s), cr=%08lx\n",
450 cpu_name, read_cpuid_id(), read_cpuid_id() & 15,
451 proc_arch[cpu_architecture()], cr_alignment);
452
453 sprintf(init_utsname()->machine, "%s%c", list->arch_name, ENDIANNESS);
454 sprintf(elf_platform, "%s%c", list->elf_name, ENDIANNESS);
455 elf_hwcap = list->elf_hwcap;
456#ifndef CONFIG_ARM_THUMB
457 elf_hwcap &= ~HWCAP_THUMB;
458#endif
459
460 feat_v6_fixup();
461
462 cacheid_init();
463 cpu_init();
464}
465
93c02ab4 466void __init dump_machine_table(void)
1da177e4 467{
dce72dd0 468 struct machine_desc *p;
1da177e4 469
6291319d
GL
470 early_print("Available machine support:\n\nID (hex)\tNAME\n");
471 for_each_machine_desc(p)
dce72dd0 472 early_print("%08x\t%s\n", p->nr, p->name);
1da177e4 473
dce72dd0 474 early_print("\nPlease check your kernel config and/or bootloader.\n");
1da177e4 475
dce72dd0
NP
476 while (true)
477 /* can't use cpu_relax() here as it may require MMU setup */;
1da177e4
LT
478}
479
9eb8f674 480int __init arm_add_memory(phys_addr_t start, unsigned long size)
3a669411 481{
4b5f32ce
NP
482 struct membank *bank = &meminfo.bank[meminfo.nr_banks];
483
484 if (meminfo.nr_banks >= NR_BANKS) {
485 printk(KERN_CRIT "NR_BANKS too low, "
29a38193 486 "ignoring memory at 0x%08llx\n", (long long)start);
4b5f32ce
NP
487 return -EINVAL;
488 }
05f96ef1 489
3a669411
RK
490 /*
491 * Ensure that start/size are aligned to a page boundary.
492 * Size is appropriately rounded down, start is rounded up.
493 */
494 size -= start & ~PAGE_MASK;
05f96ef1
RK
495 bank->start = PAGE_ALIGN(start);
496 bank->size = size & PAGE_MASK;
4b5f32ce
NP
497
498 /*
499 * Check whether this memory region has non-zero size or
500 * invalid node number.
501 */
be370302 502 if (bank->size == 0)
4b5f32ce
NP
503 return -EINVAL;
504
505 meminfo.nr_banks++;
506 return 0;
3a669411
RK
507}
508
1da177e4
LT
509/*
510 * Pick out the memory size. We look for mem=size@start,
511 * where start and size are "size[KkMm]"
512 */
2b0d8c25 513static int __init early_mem(char *p)
1da177e4
LT
514{
515 static int usermem __initdata = 0;
f60892d3
WD
516 unsigned long size;
517 phys_addr_t start;
2b0d8c25 518 char *endp;
1da177e4
LT
519
520 /*
521 * If the user specifies memory size, we
522 * blow away any automatically generated
523 * size.
524 */
525 if (usermem == 0) {
526 usermem = 1;
527 meminfo.nr_banks = 0;
528 }
529
530 start = PHYS_OFFSET;
2b0d8c25
JK
531 size = memparse(p, &endp);
532 if (*endp == '@')
533 start = memparse(endp + 1, NULL);
1da177e4 534
1c97b73e 535 arm_add_memory(start, size);
1da177e4 536
2b0d8c25 537 return 0;
1da177e4 538}
2b0d8c25 539early_param("mem", early_mem);
1da177e4
LT
540
541static void __init
542setup_ramdisk(int doload, int prompt, int image_start, unsigned int rd_sz)
543{
544#ifdef CONFIG_BLK_DEV_RAM
545 extern int rd_size, rd_image_start, rd_prompt, rd_doload;
546
547 rd_image_start = image_start;
548 rd_prompt = prompt;
549 rd_doload = doload;
550
551 if (rd_sz)
552 rd_size = rd_sz;
553#endif
554}
555
11b9369c 556static void __init request_standard_resources(struct machine_desc *mdesc)
1da177e4 557{
11b9369c 558 struct memblock_region *region;
1da177e4 559 struct resource *res;
1da177e4 560
37efe642
RK
561 kernel_code.start = virt_to_phys(_text);
562 kernel_code.end = virt_to_phys(_etext - 1);
842eab40 563 kernel_data.start = virt_to_phys(_sdata);
37efe642 564 kernel_data.end = virt_to_phys(_end - 1);
1da177e4 565
11b9369c 566 for_each_memblock(memory, region) {
1da177e4
LT
567 res = alloc_bootmem_low(sizeof(*res));
568 res->name = "System RAM";
11b9369c
DZ
569 res->start = __pfn_to_phys(memblock_region_memory_base_pfn(region));
570 res->end = __pfn_to_phys(memblock_region_memory_end_pfn(region)) - 1;
1da177e4
LT
571 res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
572
573 request_resource(&iomem_resource, res);
574
575 if (kernel_code.start >= res->start &&
576 kernel_code.end <= res->end)
577 request_resource(res, &kernel_code);
578 if (kernel_data.start >= res->start &&
579 kernel_data.end <= res->end)
580 request_resource(res, &kernel_data);
581 }
582
583 if (mdesc->video_start) {
584 video_ram.start = mdesc->video_start;
585 video_ram.end = mdesc->video_end;
586 request_resource(&iomem_resource, &video_ram);
587 }
588
589 /*
590 * Some machines don't have the possibility of ever
591 * possessing lp0, lp1 or lp2
592 */
593 if (mdesc->reserve_lp0)
594 request_resource(&ioport_resource, &lp0);
595 if (mdesc->reserve_lp1)
596 request_resource(&ioport_resource, &lp1);
597 if (mdesc->reserve_lp2)
598 request_resource(&ioport_resource, &lp2);
599}
600
601/*
602 * Tag parsing.
603 *
604 * This is the new way of passing data to the kernel at boot time. Rather
605 * than passing a fixed inflexible structure to the kernel, we pass a list
606 * of variable-sized tags to the kernel. The first tag must be a ATAG_CORE
607 * tag for the list to be recognised (to distinguish the tagged list from
608 * a param_struct). The list is terminated with a zero-length tag (this tag
609 * is not parsed in any way).
610 */
611static int __init parse_tag_core(const struct tag *tag)
612{
613 if (tag->hdr.size > 2) {
614 if ((tag->u.core.flags & 1) == 0)
615 root_mountflags &= ~MS_RDONLY;
616 ROOT_DEV = old_decode_dev(tag->u.core.rootdev);
617 }
618 return 0;
619}
620
621__tagtable(ATAG_CORE, parse_tag_core);
622
623static int __init parse_tag_mem32(const struct tag *tag)
624{
4b5f32ce 625 return arm_add_memory(tag->u.mem.start, tag->u.mem.size);
1da177e4
LT
626}
627
628__tagtable(ATAG_MEM, parse_tag_mem32);
629
630#if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
631struct screen_info screen_info = {
632 .orig_video_lines = 30,
633 .orig_video_cols = 80,
634 .orig_video_mode = 0,
635 .orig_video_ega_bx = 0,
636 .orig_video_isVGA = 1,
637 .orig_video_points = 8
638};
639
640static int __init parse_tag_videotext(const struct tag *tag)
641{
642 screen_info.orig_x = tag->u.videotext.x;
643 screen_info.orig_y = tag->u.videotext.y;
644 screen_info.orig_video_page = tag->u.videotext.video_page;
645 screen_info.orig_video_mode = tag->u.videotext.video_mode;
646 screen_info.orig_video_cols = tag->u.videotext.video_cols;
647 screen_info.orig_video_ega_bx = tag->u.videotext.video_ega_bx;
648 screen_info.orig_video_lines = tag->u.videotext.video_lines;
649 screen_info.orig_video_isVGA = tag->u.videotext.video_isvga;
650 screen_info.orig_video_points = tag->u.videotext.video_points;
651 return 0;
652}
653
654__tagtable(ATAG_VIDEOTEXT, parse_tag_videotext);
655#endif
656
657static int __init parse_tag_ramdisk(const struct tag *tag)
658{
659 setup_ramdisk((tag->u.ramdisk.flags & 1) == 0,
660 (tag->u.ramdisk.flags & 2) == 0,
661 tag->u.ramdisk.start, tag->u.ramdisk.size);
662 return 0;
663}
664
665__tagtable(ATAG_RAMDISK, parse_tag_ramdisk);
666
1da177e4
LT
667static int __init parse_tag_serialnr(const struct tag *tag)
668{
669 system_serial_low = tag->u.serialnr.low;
670 system_serial_high = tag->u.serialnr.high;
671 return 0;
672}
673
674__tagtable(ATAG_SERIAL, parse_tag_serialnr);
675
676static int __init parse_tag_revision(const struct tag *tag)
677{
678 system_rev = tag->u.revision.rev;
679 return 0;
680}
681
682__tagtable(ATAG_REVISION, parse_tag_revision);
683
684static int __init parse_tag_cmdline(const struct tag *tag)
685{
4394c124
VB
686#if defined(CONFIG_CMDLINE_EXTEND)
687 strlcat(default_command_line, " ", COMMAND_LINE_SIZE);
688 strlcat(default_command_line, tag->u.cmdline.cmdline,
689 COMMAND_LINE_SIZE);
690#elif defined(CONFIG_CMDLINE_FORCE)
22eeb8f6 691 pr_warning("Ignoring tag cmdline (using the default kernel command line)\n");
4394c124
VB
692#else
693 strlcpy(default_command_line, tag->u.cmdline.cmdline,
694 COMMAND_LINE_SIZE);
695#endif
1da177e4
LT
696 return 0;
697}
698
699__tagtable(ATAG_CMDLINE, parse_tag_cmdline);
700
701/*
702 * Scan the tag table for this tag, and call its parse function.
703 * The tag table is built by the linker from all the __tagtable
704 * declarations.
705 */
706static int __init parse_tag(const struct tag *tag)
707{
708 extern struct tagtable __tagtable_begin, __tagtable_end;
709 struct tagtable *t;
710
711 for (t = &__tagtable_begin; t < &__tagtable_end; t++)
712 if (tag->hdr.tag == t->tag) {
713 t->parse(tag);
714 break;
715 }
716
717 return t < &__tagtable_end;
718}
719
720/*
721 * Parse all tags in the list, checking both the global and architecture
722 * specific tag tables.
723 */
724static void __init parse_tags(const struct tag *t)
725{
726 for (; t->hdr.size; t = tag_next(t))
727 if (!parse_tag(t))
728 printk(KERN_WARNING
729 "Ignoring unrecognised tag 0x%08x\n",
730 t->hdr.tag);
731}
732
733/*
734 * This holds our defaults.
735 */
736static struct init_tags {
737 struct tag_header hdr1;
738 struct tag_core core;
739 struct tag_header hdr2;
740 struct tag_mem32 mem;
741 struct tag_header hdr3;
742} init_tags __initdata = {
743 { tag_size(tag_core), ATAG_CORE },
744 { 1, PAGE_SIZE, 0xff },
745 { tag_size(tag_mem32), ATAG_MEM },
b75c178a 746 { MEM_SIZE },
1da177e4
LT
747 { 0, ATAG_NONE }
748};
749
1da177e4
LT
750static int __init customize_machine(void)
751{
752 /* customizes platform devices, or adds new ones */
8ff1443c
RK
753 if (machine_desc->init_machine)
754 machine_desc->init_machine();
1da177e4
LT
755 return 0;
756}
757arch_initcall(customize_machine);
758
3c57fb43
MW
759#ifdef CONFIG_KEXEC
760static inline unsigned long long get_total_mem(void)
761{
762 unsigned long total;
763
764 total = max_low_pfn - min_low_pfn;
765 return total << PAGE_SHIFT;
766}
767
768/**
769 * reserve_crashkernel() - reserves memory are for crash kernel
770 *
771 * This function reserves memory area given in "crashkernel=" kernel command
772 * line parameter. The memory reserved is used by a dump capture kernel when
773 * primary kernel is crashing.
774 */
775static void __init reserve_crashkernel(void)
776{
777 unsigned long long crash_size, crash_base;
778 unsigned long long total_mem;
779 int ret;
780
781 total_mem = get_total_mem();
782 ret = parse_crashkernel(boot_command_line, total_mem,
783 &crash_size, &crash_base);
784 if (ret)
785 return;
786
787 ret = reserve_bootmem(crash_base, crash_size, BOOTMEM_EXCLUSIVE);
788 if (ret < 0) {
789 printk(KERN_WARNING "crashkernel reservation failed - "
790 "memory is in use (0x%lx)\n", (unsigned long)crash_base);
791 return;
792 }
793
794 printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
795 "for crashkernel (System RAM: %ldMB)\n",
796 (unsigned long)(crash_size >> 20),
797 (unsigned long)(crash_base >> 20),
798 (unsigned long)(total_mem >> 20));
799
800 crashk_res.start = crash_base;
801 crashk_res.end = crash_base + crash_size - 1;
802 insert_resource(&iomem_resource, &crashk_res);
803}
804#else
805static inline void reserve_crashkernel(void) {}
806#endif /* CONFIG_KEXEC */
807
73a65b3f
UKK
808static void __init squash_mem_tags(struct tag *tag)
809{
810 for (; tag->hdr.size; tag = tag_next(tag))
811 if (tag->hdr.tag == ATAG_MEM)
812 tag->hdr.tag = ATAG_NONE;
813}
814
6291319d 815static struct machine_desc * __init setup_machine_tags(unsigned int nr)
1da177e4
LT
816{
817 struct tag *tags = (struct tag *)&init_tags;
6291319d 818 struct machine_desc *mdesc = NULL, *p;
1da177e4
LT
819 char *from = default_command_line;
820
b75c178a
RK
821 init_tags.mem.start = PHYS_OFFSET;
822
6291319d
GL
823 /*
824 * locate machine in the list of supported machines.
825 */
826 for_each_machine_desc(p)
827 if (nr == p->nr) {
828 printk("Machine: %s\n", p->name);
829 mdesc = p;
830 break;
831 }
1da177e4 832
6291319d
GL
833 if (!mdesc) {
834 early_print("\nError: unrecognized/unsupported machine ID"
835 " (r1 = 0x%08x).\n\n", nr);
836 dump_machine_table(); /* does not return */
837 }
1da177e4 838
9d20fdd5
BG
839 if (__atags_pointer)
840 tags = phys_to_virt(__atags_pointer);
3572bea8
NP
841 else if (mdesc->boot_params) {
842#ifdef CONFIG_MMU
843 /*
844 * We still are executing with a minimal MMU mapping created
845 * with the presumption that the machine default for this
846 * is located in the first MB of RAM. Anything else will
847 * fault and silently hang the kernel at this point.
848 */
849 if (mdesc->boot_params < PHYS_OFFSET ||
850 mdesc->boot_params >= PHYS_OFFSET + SZ_1M) {
851 printk(KERN_WARNING
852 "Default boot params at physical 0x%08lx out of reach\n",
853 mdesc->boot_params);
854 } else
855#endif
856 {
857 tags = phys_to_virt(mdesc->boot_params);
858 }
859 }
1da177e4 860
73a65b3f 861#if defined(CONFIG_DEPRECATED_PARAM_STRUCT)
1da177e4
LT
862 /*
863 * If we have the old style parameters, convert them to
864 * a tag list.
865 */
866 if (tags->hdr.tag != ATAG_CORE)
867 convert_to_tag_list(tags);
73a65b3f 868#endif
93c02ab4
GL
869
870 if (tags->hdr.tag != ATAG_CORE) {
871#if defined(CONFIG_OF)
872 /*
873 * If CONFIG_OF is set, then assume this is a reasonably
874 * modern system that should pass boot parameters
875 */
876 early_print("Warning: Neither atags nor dtb found\n");
877#endif
1da177e4 878 tags = (struct tag *)&init_tags;
93c02ab4 879 }
1da177e4
LT
880
881 if (mdesc->fixup)
882 mdesc->fixup(mdesc, tags, &from, &meminfo);
883
884 if (tags->hdr.tag == ATAG_CORE) {
885 if (meminfo.nr_banks != 0)
886 squash_mem_tags(tags);
4cd9d6f7 887 save_atags(tags);
1da177e4
LT
888 parse_tags(tags);
889 }
890
6291319d
GL
891 /* parse_early_param needs a boot_command_line */
892 strlcpy(boot_command_line, from, COMMAND_LINE_SIZE);
893
894 return mdesc;
895}
896
897
898void __init setup_arch(char **cmdline_p)
899{
900 struct machine_desc *mdesc;
901
902 unwind_init();
903
904 setup_processor();
93c02ab4
GL
905 mdesc = setup_machine_fdt(__atags_pointer);
906 if (!mdesc)
907 mdesc = setup_machine_tags(machine_arch_type);
6291319d
GL
908 machine_desc = mdesc;
909 machine_name = mdesc->name;
910
911 if (mdesc->soft_reboot)
912 reboot_setup("s");
913
37efe642
RK
914 init_mm.start_code = (unsigned long) _text;
915 init_mm.end_code = (unsigned long) _etext;
916 init_mm.end_data = (unsigned long) _edata;
917 init_mm.brk = (unsigned long) _end;
1da177e4 918
48ab7e09
JK
919 /* populate cmd_line too for later use, preserving boot_command_line */
920 strlcpy(cmd_line, boot_command_line, COMMAND_LINE_SIZE);
921 *cmdline_p = cmd_line;
2b0d8c25
JK
922
923 parse_early_param();
924
0371d3f7 925 sanity_check_meminfo();
8d717a52 926 arm_memblock_init(&meminfo, mdesc);
2778f620 927
4b5f32ce 928 paging_init(mdesc);
11b9369c 929 request_standard_resources(mdesc);
1da177e4 930
93c02ab4
GL
931 unflatten_device_tree();
932
7bbb7940 933#ifdef CONFIG_SMP
f00ec48f
RK
934 if (is_smp())
935 smp_init_cpus();
7bbb7940 936#endif
3c57fb43 937 reserve_crashkernel();
7bbb7940 938
bc581770 939 tcm_init();
ccea7a19 940
4fddcaeb
NP
941#ifdef CONFIG_ZONE_DMA
942 if (mdesc->dma_zone_size) {
943 extern unsigned long arm_dma_zone_size;
944 arm_dma_zone_size = mdesc->dma_zone_size;
945 }
946#endif
52108641 947#ifdef CONFIG_MULTI_IRQ_HANDLER
948 handle_arch_irq = mdesc->handle_irq;
949#endif
1da177e4
LT
950
951#ifdef CONFIG_VT
952#if defined(CONFIG_VGA_CONSOLE)
953 conswitchp = &vga_con;
954#elif defined(CONFIG_DUMMY_CONSOLE)
955 conswitchp = &dummy_con;
956#endif
957#endif
5cbad0eb 958 early_trap_init();
dec12e62
RK
959
960 if (mdesc->init_early)
961 mdesc->init_early();
1da177e4
LT
962}
963
964
965static int __init topology_init(void)
966{
967 int cpu;
968
66fb8bd2
RK
969 for_each_possible_cpu(cpu) {
970 struct cpuinfo_arm *cpuinfo = &per_cpu(cpu_data, cpu);
971 cpuinfo->cpu.hotpluggable = 1;
972 register_cpu(&cpuinfo->cpu, cpu);
973 }
1da177e4
LT
974
975 return 0;
976}
1da177e4
LT
977subsys_initcall(topology_init);
978
e119bfff
RK
979#ifdef CONFIG_HAVE_PROC_CPU
980static int __init proc_cpu_init(void)
981{
982 struct proc_dir_entry *res;
983
984 res = proc_mkdir("cpu", NULL);
985 if (!res)
986 return -ENOMEM;
987 return 0;
988}
989fs_initcall(proc_cpu_init);
990#endif
991
1da177e4
LT
992static const char *hwcap_str[] = {
993 "swp",
994 "half",
995 "thumb",
996 "26bit",
997 "fastmult",
998 "fpa",
999 "vfp",
1000 "edsp",
1001 "java",
8f7f9435 1002 "iwmmxt",
99e4a6dd 1003 "crunch",
4369ae16 1004 "thumbee",
2bedbdf4 1005 "neon",
7279dc3e
CM
1006 "vfpv3",
1007 "vfpv3d16",
254cdf8e
WD
1008 "tls",
1009 "vfpv4",
1010 "idiva",
1011 "idivt",
1da177e4
LT
1012 NULL
1013};
1014
1da177e4
LT
1015static int c_show(struct seq_file *m, void *v)
1016{
1017 int i;
1018
1019 seq_printf(m, "Processor\t: %s rev %d (%s)\n",
0ba8b9b2 1020 cpu_name, read_cpuid_id() & 15, elf_platform);
1da177e4
LT
1021
1022#if defined(CONFIG_SMP)
1023 for_each_online_cpu(i) {
15559722
RK
1024 /*
1025 * glibc reads /proc/cpuinfo to determine the number of
1026 * online processors, looking for lines beginning with
1027 * "processor". Give glibc what it expects.
1028 */
1029 seq_printf(m, "processor\t: %d\n", i);
1da177e4
LT
1030 seq_printf(m, "BogoMIPS\t: %lu.%02lu\n\n",
1031 per_cpu(cpu_data, i).loops_per_jiffy / (500000UL/HZ),
1032 (per_cpu(cpu_data, i).loops_per_jiffy / (5000UL/HZ)) % 100);
1033 }
1034#else /* CONFIG_SMP */
1035 seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
1036 loops_per_jiffy / (500000/HZ),
1037 (loops_per_jiffy / (5000/HZ)) % 100);
1038#endif
1039
1040 /* dump out the processor features */
1041 seq_puts(m, "Features\t: ");
1042
1043 for (i = 0; hwcap_str[i]; i++)
1044 if (elf_hwcap & (1 << i))
1045 seq_printf(m, "%s ", hwcap_str[i]);
1046
0ba8b9b2 1047 seq_printf(m, "\nCPU implementer\t: 0x%02x\n", read_cpuid_id() >> 24);
1da177e4
LT
1048 seq_printf(m, "CPU architecture: %s\n", proc_arch[cpu_architecture()]);
1049
0ba8b9b2 1050 if ((read_cpuid_id() & 0x0008f000) == 0x00000000) {
1da177e4 1051 /* pre-ARM7 */
0ba8b9b2 1052 seq_printf(m, "CPU part\t: %07x\n", read_cpuid_id() >> 4);
1da177e4 1053 } else {
0ba8b9b2 1054 if ((read_cpuid_id() & 0x0008f000) == 0x00007000) {
1da177e4
LT
1055 /* ARM7 */
1056 seq_printf(m, "CPU variant\t: 0x%02x\n",
0ba8b9b2 1057 (read_cpuid_id() >> 16) & 127);
1da177e4
LT
1058 } else {
1059 /* post-ARM7 */
1060 seq_printf(m, "CPU variant\t: 0x%x\n",
0ba8b9b2 1061 (read_cpuid_id() >> 20) & 15);
1da177e4
LT
1062 }
1063 seq_printf(m, "CPU part\t: 0x%03x\n",
0ba8b9b2 1064 (read_cpuid_id() >> 4) & 0xfff);
1da177e4 1065 }
0ba8b9b2 1066 seq_printf(m, "CPU revision\t: %d\n", read_cpuid_id() & 15);
1da177e4 1067
1da177e4
LT
1068 seq_puts(m, "\n");
1069
1070 seq_printf(m, "Hardware\t: %s\n", machine_name);
1071 seq_printf(m, "Revision\t: %04x\n", system_rev);
1072 seq_printf(m, "Serial\t\t: %08x%08x\n",
1073 system_serial_high, system_serial_low);
1074
1075 return 0;
1076}
1077
1078static void *c_start(struct seq_file *m, loff_t *pos)
1079{
1080 return *pos < 1 ? (void *)1 : NULL;
1081}
1082
1083static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1084{
1085 ++*pos;
1086 return NULL;
1087}
1088
1089static void c_stop(struct seq_file *m, void *v)
1090{
1091}
1092
2ffd6e18 1093const struct seq_operations cpuinfo_op = {
1da177e4
LT
1094 .start = c_start,
1095 .next = c_next,
1096 .stop = c_stop,
1097 .show = c_show
1098};
This page took 0.675992 seconds and 5 git commands to generate.