Merge tag 'dm-3.11-changes' of git://git.kernel.org/pub/scm/linux/kernel/git/agk...
[deliverable/linux.git] / arch / arm / kernel / sleep.S
CommitLineData
f6b0fa02 1#include <linux/linkage.h>
941aefac 2#include <linux/threads.h>
f6b0fa02
RK
3#include <asm/asm-offsets.h>
4#include <asm/assembler.h>
5#include <asm/glue-cache.h>
6#include <asm/glue-proc.h>
f6b0fa02
RK
7 .text
8
7604537b
LP
9/*
10 * Implementation of MPIDR hash algorithm through shifting
11 * and OR'ing.
12 *
13 * @dst: register containing hash result
14 * @rs0: register containing affinity level 0 bit shift
15 * @rs1: register containing affinity level 1 bit shift
16 * @rs2: register containing affinity level 2 bit shift
17 * @mpidr: register containing MPIDR value
18 * @mask: register containing MPIDR mask
19 *
20 * Pseudo C-code:
21 *
22 *u32 dst;
23 *
24 *compute_mpidr_hash(u32 rs0, u32 rs1, u32 rs2, u32 mpidr, u32 mask) {
25 * u32 aff0, aff1, aff2;
26 * u32 mpidr_masked = mpidr & mask;
27 * aff0 = mpidr_masked & 0xff;
28 * aff1 = mpidr_masked & 0xff00;
29 * aff2 = mpidr_masked & 0xff0000;
30 * dst = (aff0 >> rs0 | aff1 >> rs1 | aff2 >> rs2);
31 *}
32 * Input registers: rs0, rs1, rs2, mpidr, mask
33 * Output register: dst
34 * Note: input and output registers must be disjoint register sets
35 (eg: a macro instance with mpidr = r1 and dst = r1 is invalid)
36 */
37 .macro compute_mpidr_hash dst, rs0, rs1, rs2, mpidr, mask
38 and \mpidr, \mpidr, \mask @ mask out MPIDR bits
39 and \dst, \mpidr, #0xff @ mask=aff0
40 ARM( mov \dst, \dst, lsr \rs0 ) @ dst=aff0>>rs0
41 THUMB( lsr \dst, \dst, \rs0 )
42 and \mask, \mpidr, #0xff00 @ mask = aff1
43 ARM( orr \dst, \dst, \mask, lsr \rs1 ) @ dst|=(aff1>>rs1)
44 THUMB( lsr \mask, \mask, \rs1 )
45 THUMB( orr \dst, \dst, \mask )
46 and \mask, \mpidr, #0xff0000 @ mask = aff2
47 ARM( orr \dst, \dst, \mask, lsr \rs2 ) @ dst|=(aff2>>rs2)
48 THUMB( lsr \mask, \mask, \rs2 )
49 THUMB( orr \dst, \dst, \mask )
50 .endm
51
f6b0fa02 52/*
abda1bd5
RK
53 * Save CPU state for a suspend. This saves the CPU general purpose
54 * registers, and allocates space on the kernel stack to save the CPU
55 * specific registers and some other data for resume.
56 * r0 = suspend function arg0
57 * r1 = suspend function
f6b0fa02 58 */
2c74a0ce 59ENTRY(__cpu_suspend)
e8856a87 60 stmfd sp!, {r4 - r11, lr}
f6b0fa02
RK
61#ifdef MULTI_CPU
62 ldr r10, =processor
abda1bd5 63 ldr r4, [r10, #CPU_SLEEP_SIZE] @ size of CPU sleep state
941aefac 64#else
abda1bd5 65 ldr r4, =cpu_suspend_size
3fd431bd 66#endif
abda1bd5
RK
67 mov r5, sp @ current virtual SP
68 add r4, r4, #12 @ Space for pgd, virt sp, phys resume fn
69 sub sp, sp, r4 @ allocate CPU state on stack
70 stmfd sp!, {r0, r1} @ save suspend func arg and pointer
71 add r0, sp, #8 @ save pointer to save block
72 mov r1, r4 @ size of save block
73 mov r2, r5 @ virtual SP
74 ldr r3, =sleep_save_sp
7604537b
LP
75 ldr r3, [r3, #SLEEP_SAVE_SP_VIRT]
76 ALT_SMP(mrc p15, 0, r9, c0, c0, 5)
77 ALT_UP_B(1f)
78 ldr r8, =mpidr_hash
79 /*
80 * This ldmia relies on the memory layout of the mpidr_hash
81 * struct mpidr_hash.
82 */
83 ldmia r8, {r4-r7} @ r4 = mpidr mask (r5,r6,r7) = l[0,1,2] shifts
84 compute_mpidr_hash lr, r5, r6, r7, r9, r4
abda1bd5 85 add r3, r3, lr, lsl #2
7604537b 861:
abda1bd5 87 bl __cpu_suspend_save
29cb3cd2 88 adr lr, BSYM(cpu_suspend_abort)
3799bbe5 89 ldmfd sp!, {r0, pc} @ call suspend fn
2c74a0ce 90ENDPROC(__cpu_suspend)
f6b0fa02
RK
91 .ltorg
92
29cb3cd2 93cpu_suspend_abort:
de8e71ca 94 ldmia sp!, {r1 - r3} @ pop phys pgd, virt SP, phys resume fn
f5fa68d9
RK
95 teq r0, #0
96 moveq r0, #1 @ force non-zero value
29cb3cd2
RK
97 mov sp, r2
98 ldmfd sp!, {r4 - r11, pc}
99ENDPROC(cpu_suspend_abort)
100
f6b0fa02
RK
101/*
102 * r0 = control register value
f6b0fa02 103 */
62b2d07c 104 .align 5
e6eadc67 105 .pushsection .idmap.text,"ax"
f6b0fa02 106ENTRY(cpu_resume_mmu)
f6b0fa02 107 ldr r3, =cpu_resume_after_mmu
d675d0bc 108 instr_sync
e8ce0eb5
RK
109 mcr p15, 0, r0, c1, c0, 0 @ turn on MMU, I-cache, etc
110 mrc p15, 0, r0, c0, c0, 0 @ read id reg
d675d0bc 111 instr_sync
e8ce0eb5
RK
112 mov r0, r0
113 mov r0, r0
f6b0fa02 114 mov pc, r3 @ jump to virtual address
62b2d07c 115ENDPROC(cpu_resume_mmu)
e6eadc67 116 .popsection
f6b0fa02 117cpu_resume_after_mmu:
14cd8fd5 118 bl cpu_init @ restore the und/abt/irq banked regs
29cb3cd2 119 mov r0, #0 @ return zero on success
5fa94c81 120 ldmfd sp!, {r4 - r11, pc}
f6b0fa02
RK
121ENDPROC(cpu_resume_after_mmu)
122
123/*
124 * Note: Yes, part of the following code is located into the .data section.
125 * This is to allow sleep_save_sp to be accessed with a relative load
126 * while we can't rely on any MMU translation. We could have put
127 * sleep_save_sp in the .text section as well, but some setups might
128 * insist on it to be truly read-only.
129 */
130 .data
131 .align
132ENTRY(cpu_resume)
7604537b
LP
133 mov r1, #0
134 ALT_SMP(mrc p15, 0, r0, c0, c0, 5)
135 ALT_UP_B(1f)
136 adr r2, mpidr_hash_ptr
137 ldr r3, [r2]
138 add r2, r2, r3 @ r2 = struct mpidr_hash phys address
139 /*
140 * This ldmia relies on the memory layout of the mpidr_hash
141 * struct mpidr_hash.
142 */
143 ldmia r2, { r3-r6 } @ r3 = mpidr mask (r4,r5,r6) = l[0,1,2] shifts
144 compute_mpidr_hash r1, r4, r5, r6, r0, r3
1451:
146 adr r0, _sleep_save_sp
147 ldr r0, [r0, #SLEEP_SAVE_SP_PHYS]
148 ldr r0, [r0, r1, lsl #2]
149
fb4fe87d 150 setmode PSR_I_BIT | PSR_F_BIT | SVC_MODE, r1 @ set SVC, irqs off
de8e71ca
RK
151 @ load phys pgd, stack, resume fn
152 ARM( ldmia r0!, {r1, sp, pc} )
153THUMB( ldmia r0!, {r1, r2, r3} )
154THUMB( mov sp, r2 )
155THUMB( bx r3 )
f6b0fa02
RK
156ENDPROC(cpu_resume)
157
7604537b
LP
158 .align 2
159mpidr_hash_ptr:
160 .long mpidr_hash - . @ mpidr_hash struct offset
161
162 .type sleep_save_sp, #object
163ENTRY(sleep_save_sp)
164_sleep_save_sp:
165 .space SLEEP_SAVE_SP_SZ @ struct sleep_save_sp
This page took 0.144528 seconds and 5 git commands to generate.