ARM: LPAE: Factor out classic-MMU specific code into proc-v7-2level.S
[deliverable/linux.git] / arch / arm / kernel / sleep.S
CommitLineData
f6b0fa02 1#include <linux/linkage.h>
941aefac 2#include <linux/threads.h>
f6b0fa02
RK
3#include <asm/asm-offsets.h>
4#include <asm/assembler.h>
5#include <asm/glue-cache.h>
6#include <asm/glue-proc.h>
7#include <asm/system.h>
8 .text
9
10/*
abda1bd5
RK
11 * Save CPU state for a suspend. This saves the CPU general purpose
12 * registers, and allocates space on the kernel stack to save the CPU
13 * specific registers and some other data for resume.
14 * r0 = suspend function arg0
15 * r1 = suspend function
f6b0fa02 16 */
2c74a0ce 17ENTRY(__cpu_suspend)
e8856a87 18 stmfd sp!, {r4 - r11, lr}
f6b0fa02
RK
19#ifdef MULTI_CPU
20 ldr r10, =processor
abda1bd5 21 ldr r4, [r10, #CPU_SLEEP_SIZE] @ size of CPU sleep state
941aefac 22#else
abda1bd5 23 ldr r4, =cpu_suspend_size
3fd431bd 24#endif
abda1bd5
RK
25 mov r5, sp @ current virtual SP
26 add r4, r4, #12 @ Space for pgd, virt sp, phys resume fn
27 sub sp, sp, r4 @ allocate CPU state on stack
28 stmfd sp!, {r0, r1} @ save suspend func arg and pointer
29 add r0, sp, #8 @ save pointer to save block
30 mov r1, r4 @ size of save block
31 mov r2, r5 @ virtual SP
32 ldr r3, =sleep_save_sp
941aefac
RK
33#ifdef CONFIG_SMP
34 ALT_SMP(mrc p15, 0, lr, c0, c0, 5)
35 ALT_UP(mov lr, #0)
36 and lr, lr, #15
abda1bd5 37 add r3, r3, lr, lsl #2
f6b0fa02 38#endif
abda1bd5 39 bl __cpu_suspend_save
29cb3cd2 40 adr lr, BSYM(cpu_suspend_abort)
3799bbe5 41 ldmfd sp!, {r0, pc} @ call suspend fn
2c74a0ce 42ENDPROC(__cpu_suspend)
f6b0fa02
RK
43 .ltorg
44
29cb3cd2 45cpu_suspend_abort:
de8e71ca 46 ldmia sp!, {r1 - r3} @ pop phys pgd, virt SP, phys resume fn
f5fa68d9
RK
47 teq r0, #0
48 moveq r0, #1 @ force non-zero value
29cb3cd2
RK
49 mov sp, r2
50 ldmfd sp!, {r4 - r11, pc}
51ENDPROC(cpu_suspend_abort)
52
f6b0fa02
RK
53/*
54 * r0 = control register value
f6b0fa02 55 */
62b2d07c 56 .align 5
e6eadc67 57 .pushsection .idmap.text,"ax"
f6b0fa02 58ENTRY(cpu_resume_mmu)
f6b0fa02 59 ldr r3, =cpu_resume_after_mmu
e8ce0eb5
RK
60 mcr p15, 0, r0, c1, c0, 0 @ turn on MMU, I-cache, etc
61 mrc p15, 0, r0, c0, c0, 0 @ read id reg
62 mov r0, r0
63 mov r0, r0
f6b0fa02 64 mov pc, r3 @ jump to virtual address
62b2d07c 65ENDPROC(cpu_resume_mmu)
e6eadc67 66 .popsection
f6b0fa02 67cpu_resume_after_mmu:
14cd8fd5 68 bl cpu_init @ restore the und/abt/irq banked regs
29cb3cd2 69 mov r0, #0 @ return zero on success
5fa94c81 70 ldmfd sp!, {r4 - r11, pc}
f6b0fa02
RK
71ENDPROC(cpu_resume_after_mmu)
72
73/*
74 * Note: Yes, part of the following code is located into the .data section.
75 * This is to allow sleep_save_sp to be accessed with a relative load
76 * while we can't rely on any MMU translation. We could have put
77 * sleep_save_sp in the .text section as well, but some setups might
78 * insist on it to be truly read-only.
79 */
80 .data
81 .align
82ENTRY(cpu_resume)
941aefac
RK
83#ifdef CONFIG_SMP
84 adr r0, sleep_save_sp
85 ALT_SMP(mrc p15, 0, r1, c0, c0, 5)
86 ALT_UP(mov r1, #0)
87 and r1, r1, #15
88 ldr r0, [r0, r1, lsl #2] @ stack phys addr
89#else
f6b0fa02 90 ldr r0, sleep_save_sp @ stack phys addr
941aefac 91#endif
fb4fe87d 92 setmode PSR_I_BIT | PSR_F_BIT | SVC_MODE, r1 @ set SVC, irqs off
de8e71ca
RK
93 @ load phys pgd, stack, resume fn
94 ARM( ldmia r0!, {r1, sp, pc} )
95THUMB( ldmia r0!, {r1, r2, r3} )
96THUMB( mov sp, r2 )
97THUMB( bx r3 )
f6b0fa02
RK
98ENDPROC(cpu_resume)
99
100sleep_save_sp:
941aefac
RK
101 .rept CONFIG_NR_CPUS
102 .long 0 @ preserve stack phys ptr here
103 .endr
This page took 0.0709 seconds and 5 git commands to generate.