Merge branch 'upstream' of git://git.linux-mips.org/pub/scm/ralf/upstream-linus
[deliverable/linux.git] / arch / arm / kvm / interrupts.S
CommitLineData
749cf76c
CD
1/*
2 * Copyright (C) 2012 - Virtual Open Systems and Columbia University
3 * Author: Christoffer Dall <c.dall@virtualopensystems.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License, version 2, as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
17 */
342cd0ab
CD
18
19#include <linux/linkage.h>
20#include <linux/const.h>
21#include <asm/unified.h>
22#include <asm/page.h>
f7ed45be 23#include <asm/ptrace.h>
749cf76c
CD
24#include <asm/asm-offsets.h>
25#include <asm/kvm_asm.h>
342cd0ab 26#include <asm/kvm_arm.h>
f7ed45be
CD
27#include <asm/vfpmacros.h>
28#include "interrupts_head.S"
342cd0ab
CD
29
30 .text
31
32__kvm_hyp_code_start:
33 .globl __kvm_hyp_code_start
34
35/********************************************************************
36 * Flush per-VMID TLBs
f7ed45be 37 *
48762767 38 * void __kvm_tlb_flush_vmid_ipa(struct kvm *kvm, phys_addr_t ipa);
f7ed45be
CD
39 *
40 * We rely on the hardware to broadcast the TLB invalidation to all CPUs
41 * inside the inner-shareable domain (which is the case for all v7
42 * implementations). If we come across a non-IS SMP implementation, we'll
43 * have to use an IPI based mechanism. Until then, we stick to the simple
44 * hardware assisted version.
48762767
MZ
45 *
46 * As v7 does not support flushing per IPA, just nuke the whole TLB
47 * instead, ignoring the ipa value.
342cd0ab 48 */
48762767 49ENTRY(__kvm_tlb_flush_vmid_ipa)
f7ed45be
CD
50 push {r2, r3}
51
479c5ae2 52 dsb ishst
f7ed45be
CD
53 add r0, r0, #KVM_VTTBR
54 ldrd r2, r3, [r0]
55 mcrr p15, 6, r2, r3, c2 @ Write VTTBR
56 isb
57 mcr p15, 0, r0, c8, c3, 0 @ TLBIALLIS (rt ignored)
e3ab547f 58 dsb ish
f7ed45be
CD
59 isb
60 mov r2, #0
61 mov r3, #0
62 mcrr p15, 6, r2, r3, c2 @ Back to VMID #0
63 isb @ Not necessary if followed by eret
64
65 pop {r2, r3}
d5d8184d 66 bx lr
48762767 67ENDPROC(__kvm_tlb_flush_vmid_ipa)
d5d8184d
CD
68
69/********************************************************************
f7ed45be
CD
70 * Flush TLBs and instruction caches of all CPUs inside the inner-shareable
71 * domain, for all VMIDs
72 *
73 * void __kvm_flush_vm_context(void);
d5d8184d 74 */
342cd0ab 75ENTRY(__kvm_flush_vm_context)
f7ed45be
CD
76 mov r0, #0 @ rn parameter for c15 flushes is SBZ
77
78 /* Invalidate NS Non-Hyp TLB Inner Shareable (TLBIALLNSNHIS) */
79 mcr p15, 4, r0, c8, c3, 4
80 /* Invalidate instruction caches Inner Shareable (ICIALLUIS) */
81 mcr p15, 0, r0, c7, c1, 0
e3ab547f 82 dsb ish
f7ed45be
CD
83 isb @ Not necessary if followed by eret
84
342cd0ab
CD
85 bx lr
86ENDPROC(__kvm_flush_vm_context)
87
f7ed45be 88
342cd0ab
CD
89/********************************************************************
90 * Hypervisor world-switch code
f7ed45be
CD
91 *
92 *
93 * int __kvm_vcpu_run(struct kvm_vcpu *vcpu)
342cd0ab
CD
94 */
95ENTRY(__kvm_vcpu_run)
f7ed45be
CD
96 @ Save the vcpu pointer
97 mcr p15, 4, vcpu, c13, c0, 2 @ HTPIDR
98
99 save_host_regs
100
1a89dd91 101 restore_vgic_state
53e72406 102 restore_timer_state
1a89dd91 103
f7ed45be
CD
104 @ Store hardware CP15 state and load guest state
105 read_cp15_state store_to_vcpu = 0
106 write_cp15_state read_from_vcpu = 1
107
108 @ If the host kernel has not been configured with VFPv3 support,
109 @ then it is safer if we deny guests from using it as well.
110#ifdef CONFIG_VFPv3
111 @ Set FPEXC_EN so the guest doesn't trap floating point instructions
112 VFPFMRX r2, FPEXC @ VMRS
113 push {r2}
114 orr r2, r2, #FPEXC_EN
115 VFPFMXR FPEXC, r2 @ VMSR
116#endif
117
118 @ Configure Hyp-role
119 configure_hyp_role vmentry
120
121 @ Trap coprocessor CRx accesses
122 set_hstr vmentry
123 set_hcptr vmentry, (HCPTR_TTA | HCPTR_TCP(10) | HCPTR_TCP(11))
124 set_hdcr vmentry
125
126 @ Write configured ID register into MIDR alias
127 ldr r1, [vcpu, #VCPU_MIDR]
128 mcr p15, 4, r1, c0, c0, 0
129
130 @ Write guest view of MPIDR into VMPIDR
131 ldr r1, [vcpu, #CP15_OFFSET(c0_MPIDR)]
132 mcr p15, 4, r1, c0, c0, 5
133
134 @ Set up guest memory translation
135 ldr r1, [vcpu, #VCPU_KVM]
136 add r1, r1, #KVM_VTTBR
137 ldrd r2, r3, [r1]
138 mcrr p15, 6, r2, r3, c2 @ Write VTTBR
139
140 @ We're all done, just restore the GPRs and go to the guest
141 restore_guest_regs
142 clrex @ Clear exclusive monitor
143 eret
144
145__kvm_vcpu_return:
146 /*
147 * return convention:
148 * guest r0, r1, r2 saved on the stack
149 * r0: vcpu pointer
150 * r1: exception code
151 */
152 save_guest_regs
153
154 @ Set VMID == 0
155 mov r2, #0
156 mov r3, #0
157 mcrr p15, 6, r2, r3, c2 @ Write VTTBR
158
159 @ Don't trap coprocessor accesses for host kernel
160 set_hstr vmexit
161 set_hdcr vmexit
162 set_hcptr vmexit, (HCPTR_TTA | HCPTR_TCP(10) | HCPTR_TCP(11))
163
164#ifdef CONFIG_VFPv3
165 @ Save floating point registers we if let guest use them.
166 tst r2, #(HCPTR_TCP(10) | HCPTR_TCP(11))
167 bne after_vfp_restore
168
169 @ Switch VFP/NEON hardware state to the host's
170 add r7, vcpu, #VCPU_VFP_GUEST
171 store_vfp_state r7
172 add r7, vcpu, #VCPU_VFP_HOST
173 ldr r7, [r7]
174 restore_vfp_state r7
175
176after_vfp_restore:
177 @ Restore FPEXC_EN which we clobbered on entry
178 pop {r2}
179 VFPFMXR FPEXC, r2
180#endif
181
182 @ Reset Hyp-role
183 configure_hyp_role vmexit
184
185 @ Let host read hardware MIDR
186 mrc p15, 0, r2, c0, c0, 0
187 mcr p15, 4, r2, c0, c0, 0
188
189 @ Back to hardware MPIDR
190 mrc p15, 0, r2, c0, c0, 5
191 mcr p15, 4, r2, c0, c0, 5
192
193 @ Store guest CP15 state and restore host state
194 read_cp15_state store_to_vcpu = 1
195 write_cp15_state read_from_vcpu = 0
196
53e72406 197 save_timer_state
1a89dd91
MZ
198 save_vgic_state
199
f7ed45be
CD
200 restore_host_regs
201 clrex @ Clear exclusive monitor
202 mov r0, r1 @ Return the return code
203 mov r1, #0 @ Clear upper bits in return value
204 bx lr @ return to IOCTL
342cd0ab
CD
205
206/********************************************************************
207 * Call function in Hyp mode
208 *
209 *
210 * u64 kvm_call_hyp(void *hypfn, ...);
211 *
212 * This is not really a variadic function in the classic C-way and care must
213 * be taken when calling this to ensure parameters are passed in registers
214 * only, since the stack will change between the caller and the callee.
215 *
216 * Call the function with the first argument containing a pointer to the
217 * function you wish to call in Hyp mode, and subsequent arguments will be
218 * passed as r0, r1, and r2 (a maximum of 3 arguments in addition to the
219 * function pointer can be passed). The function being called must be mapped
220 * in Hyp mode (see init_hyp_mode in arch/arm/kvm/arm.c). Return values are
221 * passed in r0 and r1.
222 *
b20c9f29
MZ
223 * A function pointer with a value of 0xffffffff has a special meaning,
224 * and is used to implement __hyp_get_vectors in the same way as in
225 * arch/arm/kernel/hyp_stub.S.
226 *
342cd0ab
CD
227 * The calling convention follows the standard AAPCS:
228 * r0 - r3: caller save
229 * r12: caller save
230 * rest: callee save
231 */
232ENTRY(kvm_call_hyp)
233 hvc #0
234 bx lr
235
236/********************************************************************
237 * Hypervisor exception vector and handlers
f7ed45be
CD
238 *
239 *
240 * The KVM/ARM Hypervisor ABI is defined as follows:
241 *
242 * Entry to Hyp mode from the host kernel will happen _only_ when an HVC
243 * instruction is issued since all traps are disabled when running the host
244 * kernel as per the Hyp-mode initialization at boot time.
245 *
0b5e3bac 246 * HVC instructions cause a trap to the vector page + offset 0x14 (see hyp_hvc
f7ed45be 247 * below) when the HVC instruction is called from SVC mode (i.e. a guest or the
0b5e3bac 248 * host kernel) and they cause a trap to the vector page + offset 0x8 when HVC
f7ed45be
CD
249 * instructions are called from within Hyp-mode.
250 *
251 * Hyp-ABI: Calling HYP-mode functions from host (in SVC mode):
252 * Switching to Hyp mode is done through a simple HVC #0 instruction. The
253 * exception vector code will check that the HVC comes from VMID==0 and if
254 * so will push the necessary state (SPSR, lr_usr) on the Hyp stack.
255 * - r0 contains a pointer to a HYP function
256 * - r1, r2, and r3 contain arguments to the above function.
257 * - The HYP function will be called with its arguments in r0, r1 and r2.
258 * On HYP function return, we return directly to SVC.
259 *
260 * Note that the above is used to execute code in Hyp-mode from a host-kernel
261 * point of view, and is a different concept from performing a world-switch and
262 * executing guest code SVC mode (with a VMID != 0).
342cd0ab
CD
263 */
264
f7ed45be
CD
265/* Handle undef, svc, pabt, or dabt by crashing with a user notice */
266.macro bad_exception exception_code, panic_str
267 push {r0-r2}
268 mrrc p15, 6, r0, r1, c2 @ Read VTTBR
269 lsr r1, r1, #16
270 ands r1, r1, #0xff
271 beq 99f
272
273 load_vcpu @ Load VCPU pointer
274 .if \exception_code == ARM_EXCEPTION_DATA_ABORT
275 mrc p15, 4, r2, c5, c2, 0 @ HSR
276 mrc p15, 4, r1, c6, c0, 0 @ HDFAR
277 str r2, [vcpu, #VCPU_HSR]
278 str r1, [vcpu, #VCPU_HxFAR]
279 .endif
280 .if \exception_code == ARM_EXCEPTION_PREF_ABORT
281 mrc p15, 4, r2, c5, c2, 0 @ HSR
282 mrc p15, 4, r1, c6, c0, 2 @ HIFAR
283 str r2, [vcpu, #VCPU_HSR]
284 str r1, [vcpu, #VCPU_HxFAR]
285 .endif
286 mov r1, #\exception_code
287 b __kvm_vcpu_return
288
289 @ We were in the host already. Let's craft a panic-ing return to SVC.
29099: mrs r2, cpsr
291 bic r2, r2, #MODE_MASK
292 orr r2, r2, #SVC_MODE
293THUMB( orr r2, r2, #PSR_T_BIT )
294 msr spsr_cxsf, r2
295 mrs r1, ELR_hyp
296 ldr r2, =BSYM(panic)
297 msr ELR_hyp, r2
298 ldr r0, =\panic_str
22cfbb6d 299 clrex @ Clear exclusive monitor
f7ed45be
CD
300 eret
301.endm
302
303 .text
304
342cd0ab
CD
305 .align 5
306__kvm_hyp_vector:
307 .globl __kvm_hyp_vector
f7ed45be
CD
308
309 @ Hyp-mode exception vector
310 W(b) hyp_reset
311 W(b) hyp_undef
312 W(b) hyp_svc
313 W(b) hyp_pabt
314 W(b) hyp_dabt
315 W(b) hyp_hvc
316 W(b) hyp_irq
317 W(b) hyp_fiq
318
319 .align
320hyp_reset:
321 b hyp_reset
322
323 .align
324hyp_undef:
325 bad_exception ARM_EXCEPTION_UNDEFINED, und_die_str
326
327 .align
328hyp_svc:
329 bad_exception ARM_EXCEPTION_HVC, svc_die_str
330
331 .align
332hyp_pabt:
333 bad_exception ARM_EXCEPTION_PREF_ABORT, pabt_die_str
334
335 .align
336hyp_dabt:
337 bad_exception ARM_EXCEPTION_DATA_ABORT, dabt_die_str
338
339 .align
340hyp_hvc:
341 /*
342 * Getting here is either becuase of a trap from a guest or from calling
343 * HVC from the host kernel, which means "switch to Hyp mode".
344 */
345 push {r0, r1, r2}
346
347 @ Check syndrome register
348 mrc p15, 4, r1, c5, c2, 0 @ HSR
349 lsr r0, r1, #HSR_EC_SHIFT
350#ifdef CONFIG_VFPv3
351 cmp r0, #HSR_EC_CP_0_13
352 beq switch_to_guest_vfp
353#endif
354 cmp r0, #HSR_EC_HVC
355 bne guest_trap @ Not HVC instr.
356
357 /*
358 * Let's check if the HVC came from VMID 0 and allow simple
359 * switch to Hyp mode
360 */
361 mrrc p15, 6, r0, r2, c2
362 lsr r2, r2, #16
363 and r2, r2, #0xff
364 cmp r2, #0
365 bne guest_trap @ Guest called HVC
366
367host_switch_to_hyp:
368 pop {r0, r1, r2}
369
b20c9f29
MZ
370 /* Check for __hyp_get_vectors */
371 cmp r0, #-1
372 mrceq p15, 4, r0, c12, c0, 0 @ get HVBAR
373 beq 1f
374
f7ed45be
CD
375 push {lr}
376 mrs lr, SPSR
377 push {lr}
378
379 mov lr, r0
380 mov r0, r1
381 mov r1, r2
382 mov r2, r3
383
384THUMB( orr lr, #1)
385 blx lr @ Call the HYP function
386
387 pop {lr}
388 msr SPSR_csxf, lr
389 pop {lr}
b20c9f29 3901: eret
f7ed45be
CD
391
392guest_trap:
393 load_vcpu @ Load VCPU pointer to r0
394 str r1, [vcpu, #VCPU_HSR]
395
396 @ Check if we need the fault information
397 lsr r1, r1, #HSR_EC_SHIFT
398 cmp r1, #HSR_EC_IABT
399 mrceq p15, 4, r2, c6, c0, 2 @ HIFAR
400 beq 2f
401 cmp r1, #HSR_EC_DABT
402 bne 1f
403 mrc p15, 4, r2, c6, c0, 0 @ HDFAR
404
4052: str r2, [vcpu, #VCPU_HxFAR]
406
407 /*
408 * B3.13.5 Reporting exceptions taken to the Non-secure PL2 mode:
409 *
410 * Abort on the stage 2 translation for a memory access from a
411 * Non-secure PL1 or PL0 mode:
412 *
413 * For any Access flag fault or Translation fault, and also for any
414 * Permission fault on the stage 2 translation of a memory access
415 * made as part of a translation table walk for a stage 1 translation,
416 * the HPFAR holds the IPA that caused the fault. Otherwise, the HPFAR
417 * is UNKNOWN.
418 */
419
420 /* Check for permission fault, and S1PTW */
421 mrc p15, 4, r1, c5, c2, 0 @ HSR
422 and r0, r1, #HSR_FSC_TYPE
423 cmp r0, #FSC_PERM
424 tsteq r1, #(1 << 7) @ S1PTW
425 mrcne p15, 4, r2, c6, c0, 4 @ HPFAR
426 bne 3f
427
6a077e4a
MZ
428 /* Preserve PAR */
429 mrrc p15, 0, r0, r1, c7 @ PAR
430 push {r0, r1}
431
f7ed45be
CD
432 /* Resolve IPA using the xFAR */
433 mcr p15, 0, r2, c7, c8, 0 @ ATS1CPR
434 isb
435 mrrc p15, 0, r0, r1, c7 @ PAR
436 tst r0, #1
437 bne 4f @ Failed translation
438 ubfx r2, r0, #12, #20
439 lsl r2, r2, #4
440 orr r2, r2, r1, lsl #24
441
6a077e4a
MZ
442 /* Restore PAR */
443 pop {r0, r1}
444 mcrr p15, 0, r0, r1, c7 @ PAR
445
f7ed45be
CD
4463: load_vcpu @ Load VCPU pointer to r0
447 str r2, [r0, #VCPU_HPFAR]
448
4491: mov r1, #ARM_EXCEPTION_HVC
450 b __kvm_vcpu_return
451
6a077e4a
MZ
4524: pop {r0, r1} @ Failed translation, return to guest
453 mcrr p15, 0, r0, r1, c7 @ PAR
22cfbb6d 454 clrex
6a077e4a 455 pop {r0, r1, r2}
f7ed45be
CD
456 eret
457
458/*
459 * If VFPv3 support is not available, then we will not switch the VFP
460 * registers; however cp10 and cp11 accesses will still trap and fallback
461 * to the regular coprocessor emulation code, which currently will
462 * inject an undefined exception to the guest.
463 */
464#ifdef CONFIG_VFPv3
465switch_to_guest_vfp:
466 load_vcpu @ Load VCPU pointer to r0
467 push {r3-r7}
468
469 @ NEON/VFP used. Turn on VFP access.
470 set_hcptr vmexit, (HCPTR_TCP(10) | HCPTR_TCP(11))
471
472 @ Switch VFP/NEON hardware state to the guest's
473 add r7, r0, #VCPU_VFP_HOST
474 ldr r7, [r7]
475 store_vfp_state r7
476 add r7, r0, #VCPU_VFP_GUEST
477 restore_vfp_state r7
478
479 pop {r3-r7}
480 pop {r0-r2}
22cfbb6d 481 clrex
f7ed45be
CD
482 eret
483#endif
484
485 .align
486hyp_irq:
487 push {r0, r1, r2}
488 mov r1, #ARM_EXCEPTION_IRQ
489 load_vcpu @ Load VCPU pointer to r0
490 b __kvm_vcpu_return
491
492 .align
493hyp_fiq:
494 b hyp_fiq
495
496 .ltorg
342cd0ab
CD
497
498__kvm_hyp_code_end:
499 .globl __kvm_hyp_code_end
f7ed45be
CD
500
501 .section ".rodata"
502
503und_die_str:
1fe40f6d 504 .ascii "unexpected undefined exception in Hyp mode at: %#08x\n"
f7ed45be 505pabt_die_str:
1fe40f6d 506 .ascii "unexpected prefetch abort in Hyp mode at: %#08x\n"
f7ed45be 507dabt_die_str:
1fe40f6d 508 .ascii "unexpected data abort in Hyp mode at: %#08x\n"
f7ed45be 509svc_die_str:
1fe40f6d 510 .ascii "unexpected HVC/SVC trap in Hyp mode at: %#08x\n"
This page took 0.109487 seconds and 5 git commands to generate.