Linux 3.13-rc1
[deliverable/linux.git] / arch / arm / mach-at91 / pm_slowclock.S
CommitLineData
eaad2db0
AV
1/*
2 * arch/arm/mach-at91/pm_slow_clock.S
3 *
4 * Copyright (C) 2006 Savin Zlobec
5 *
6 * AT91SAM9 support:
7 * Copyright (C) 2007 Anti Sullin <anti.sullin@artecdesign.ee
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 */
14
15#include <linux/linkage.h>
16#include <mach/hardware.h>
17#include <mach/at91_pmc.h>
f363c407 18#include <mach/at91_ramc.h>
eaad2db0
AV
19
20
1e3ce2b8 21#ifdef CONFIG_SOC_AT91SAM9263
eaad2db0
AV
22/*
23 * FIXME either or both the SDRAM controllers (EB0, EB1) might be in use;
24 * handle those cases both here and in the Suspend-To-RAM support.
25 */
eaad2db0
AV
26#warning Assuming EB1 SDRAM controller is *NOT* used
27#endif
28
29/*
30 * When SLOWDOWN_MASTER_CLOCK is defined we will also slow down the Master
31 * clock during suspend by adjusting its prescalar and divisor.
32 * NOTE: This hasn't been shown to be stable on SAM9s; and on the RM9200 there
33 * are errata regarding adjusting the prescalar and divisor.
34 */
35#undef SLOWDOWN_MASTER_CLOCK
36
37#define MCKRDY_TIMEOUT 1000
38#define MOSCRDY_TIMEOUT 1000
39#define PLLALOCK_TIMEOUT 1000
40#define PLLBLOCK_TIMEOUT 1000
41
8ff12ad3
JCPV
42pmc .req r0
43sdramc .req r1
44ramc1 .req r2
fb7e197b
JCPV
45memctrl .req r3
46tmp1 .req r4
47tmp2 .req r5
eaad2db0
AV
48
49/*
50 * Wait until master clock is ready (after switching master clock source)
51 */
52 .macro wait_mckrdy
0dcfed14
JCPV
53 mov tmp2, #MCKRDY_TIMEOUT
541: sub tmp2, tmp2, #1
55 cmp tmp2, #0
eaad2db0 56 beq 2f
b5514952 57 ldr tmp1, [pmc, #AT91_PMC_SR]
0dcfed14 58 tst tmp1, #AT91_PMC_MCKRDY
eaad2db0
AV
59 beq 1b
602:
61 .endm
62
63/*
64 * Wait until master oscillator has stabilized.
65 */
66 .macro wait_moscrdy
0dcfed14
JCPV
67 mov tmp2, #MOSCRDY_TIMEOUT
681: sub tmp2, tmp2, #1
69 cmp tmp2, #0
eaad2db0 70 beq 2f
b5514952 71 ldr tmp1, [pmc, #AT91_PMC_SR]
0dcfed14 72 tst tmp1, #AT91_PMC_MOSCS
eaad2db0
AV
73 beq 1b
742:
75 .endm
76
77/*
78 * Wait until PLLA has locked.
79 */
80 .macro wait_pllalock
0dcfed14
JCPV
81 mov tmp2, #PLLALOCK_TIMEOUT
821: sub tmp2, tmp2, #1
83 cmp tmp2, #0
eaad2db0 84 beq 2f
b5514952 85 ldr tmp1, [pmc, #AT91_PMC_SR]
0dcfed14 86 tst tmp1, #AT91_PMC_LOCKA
eaad2db0
AV
87 beq 1b
882:
89 .endm
90
91/*
92 * Wait until PLLB has locked.
93 */
94 .macro wait_pllblock
0dcfed14
JCPV
95 mov tmp2, #PLLBLOCK_TIMEOUT
961: sub tmp2, tmp2, #1
97 cmp tmp2, #0
eaad2db0 98 beq 2f
b5514952 99 ldr tmp1, [pmc, #AT91_PMC_SR]
0dcfed14 100 tst tmp1, #AT91_PMC_LOCKB
eaad2db0
AV
101 beq 1b
1022:
103 .endm
104
105 .text
106
fb7e197b
JCPV
107/* void at91_slow_clock(void __iomem *pmc, void __iomem *sdramc,
108 * void __iomem *ramc1, int memctrl)
109 */
eaad2db0
AV
110ENTRY(at91_slow_clock)
111 /* Save registers on stack */
fb7e197b 112 stmfd sp!, {r4 - r12, lr}
eaad2db0
AV
113
114 /*
115 * Register usage:
8ff12ad3
JCPV
116 * R0 = Base address of AT91_PMC
117 * R1 = Base address of RAM Controller (SDRAM, DDRSDR, or AT91_SYS)
118 * R2 = Base address of second RAM Controller or 0 if not present
fb7e197b 119 * R3 = Memory controller
eaad2db0 120 * R4 = temporary register
fb7e197b 121 * R5 = temporary register
eaad2db0 122 */
eaad2db0
AV
123
124 /* Drain write buffer */
0dcfed14
JCPV
125 mov tmp1, #0
126 mcr p15, 0, tmp1, c7, c10, 4
eaad2db0 127
fb7e197b
JCPV
128 cmp memctrl, #AT91_MEMCTRL_MC
129 bne ddr_sr_enable
130
131 /*
132 * at91rm9200 Memory controller
133 */
eaad2db0 134 /* Put SDRAM in self-refresh mode */
0dcfed14 135 mov tmp1, #1
1a269ade 136 str tmp1, [sdramc, #AT91RM9200_SDRAMC_SRR]
fb7e197b
JCPV
137 b sdr_sr_done
138
139 /*
140 * DDRSDR Memory controller
141 */
142ddr_sr_enable:
143 cmp memctrl, #AT91_MEMCTRL_DDRSDR
144 bne sdr_sr_enable
eaad2db0 145
7dca3343 146 /* prepare for DDRAM self-refresh mode */
0dcfed14
JCPV
147 ldr tmp1, [sdramc, #AT91_DDRSDRC_LPR]
148 str tmp1, .saved_sam9_lpr
149 bic tmp1, #AT91_DDRSDRC_LPCB
150 orr tmp1, #AT91_DDRSDRC_LPCB_SELF_REFRESH
7dca3343
NF
151
152 /* figure out if we use the second ram controller */
0dcfed14
JCPV
153 cmp ramc1, #0
154 ldrne tmp2, [ramc1, #AT91_DDRSDRC_LPR]
155 strne tmp2, .saved_sam9_lpr1
156 bicne tmp2, #AT91_DDRSDRC_LPCB
157 orrne tmp2, #AT91_DDRSDRC_LPCB_SELF_REFRESH
7dca3343
NF
158
159 /* Enable DDRAM self-refresh mode */
0dcfed14
JCPV
160 str tmp1, [sdramc, #AT91_DDRSDRC_LPR]
161 strne tmp2, [ramc1, #AT91_DDRSDRC_LPR]
fb7e197b
JCPV
162
163 b sdr_sr_done
164
165 /*
166 * SDRAMC Memory controller
167 */
168sdr_sr_enable:
eaad2db0 169 /* Enable SDRAM self-refresh mode */
0dcfed14
JCPV
170 ldr tmp1, [sdramc, #AT91_SDRAMC_LPR]
171 str tmp1, .saved_sam9_lpr
eaad2db0 172
0dcfed14
JCPV
173 bic tmp1, #AT91_SDRAMC_LPCB
174 orr tmp1, #AT91_SDRAMC_LPCB_SELF_REFRESH
175 str tmp1, [sdramc, #AT91_SDRAMC_LPR]
eaad2db0 176
fb7e197b 177sdr_sr_done:
eaad2db0 178 /* Save Master clock setting */
b5514952 179 ldr tmp1, [pmc, #AT91_PMC_MCKR]
0dcfed14 180 str tmp1, .saved_mckr
eaad2db0
AV
181
182 /*
183 * Set the Master clock source to slow clock
184 */
0dcfed14 185 bic tmp1, tmp1, #AT91_PMC_CSS
b5514952 186 str tmp1, [pmc, #AT91_PMC_MCKR]
eaad2db0
AV
187
188 wait_mckrdy
189
190#ifdef SLOWDOWN_MASTER_CLOCK
191 /*
192 * Set the Master Clock PRES and MDIV fields.
193 *
194 * See AT91RM9200 errata #27 and #28 for details.
195 */
0dcfed14 196 mov tmp1, #0
b5514952 197 str tmp1, [pmc, #AT91_PMC_MCKR]
eaad2db0
AV
198
199 wait_mckrdy
200#endif
201
202 /* Save PLLA setting and disable it */
b5514952 203 ldr tmp1, [pmc, #AT91_CKGR_PLLAR]
0dcfed14 204 str tmp1, .saved_pllar
eaad2db0 205
0dcfed14
JCPV
206 mov tmp1, #AT91_PMC_PLLCOUNT
207 orr tmp1, tmp1, #(1 << 29) /* bit 29 always set */
b5514952 208 str tmp1, [pmc, #AT91_CKGR_PLLAR]
eaad2db0 209
eaad2db0 210 /* Save PLLB setting and disable it */
b5514952 211 ldr tmp1, [pmc, #AT91_CKGR_PLLBR]
0dcfed14 212 str tmp1, .saved_pllbr
eaad2db0 213
0dcfed14 214 mov tmp1, #AT91_PMC_PLLCOUNT
b5514952 215 str tmp1, [pmc, #AT91_CKGR_PLLBR]
eaad2db0 216
eaad2db0 217 /* Turn off the main oscillator */
b5514952 218 ldr tmp1, [pmc, #AT91_CKGR_MOR]
0dcfed14 219 bic tmp1, tmp1, #AT91_PMC_MOSCEN
b5514952 220 str tmp1, [pmc, #AT91_CKGR_MOR]
eaad2db0
AV
221
222 /* Wait for interrupt */
0dcfed14 223 mcr p15, 0, tmp1, c7, c0, 4
eaad2db0
AV
224
225 /* Turn on the main oscillator */
b5514952 226 ldr tmp1, [pmc, #AT91_CKGR_MOR]
0dcfed14 227 orr tmp1, tmp1, #AT91_PMC_MOSCEN
b5514952 228 str tmp1, [pmc, #AT91_CKGR_MOR]
eaad2db0
AV
229
230 wait_moscrdy
231
232 /* Restore PLLB setting */
0dcfed14 233 ldr tmp1, .saved_pllbr
b5514952 234 str tmp1, [pmc, #AT91_CKGR_PLLBR]
eaad2db0 235
0dcfed14 236 tst tmp1, #(AT91_PMC_MUL & 0xff0000)
9823f1a8 237 bne 1f
0dcfed14 238 tst tmp1, #(AT91_PMC_MUL & ~0xff0000)
9823f1a8
AL
239 beq 2f
2401:
eaad2db0 241 wait_pllblock
9823f1a8 2422:
eaad2db0
AV
243
244 /* Restore PLLA setting */
0dcfed14 245 ldr tmp1, .saved_pllar
b5514952 246 str tmp1, [pmc, #AT91_CKGR_PLLAR]
eaad2db0 247
0dcfed14 248 tst tmp1, #(AT91_PMC_MUL & 0xff0000)
9823f1a8 249 bne 3f
0dcfed14 250 tst tmp1, #(AT91_PMC_MUL & ~0xff0000)
9823f1a8
AL
251 beq 4f
2523:
eaad2db0 253 wait_pllalock
9823f1a8 2544:
eaad2db0
AV
255
256#ifdef SLOWDOWN_MASTER_CLOCK
257 /*
258 * First set PRES if it was not 0,
259 * than set CSS and MDIV fields.
260 *
261 * See AT91RM9200 errata #27 and #28 for details.
262 */
0dcfed14
JCPV
263 ldr tmp1, .saved_mckr
264 tst tmp1, #AT91_PMC_PRES
eaad2db0 265 beq 2f
0dcfed14 266 and tmp1, tmp1, #AT91_PMC_PRES
b5514952 267 str tmp1, [pmc, #AT91_PMC_MCKR]
eaad2db0
AV
268
269 wait_mckrdy
270#endif
271
272 /*
273 * Restore master clock setting
274 */
0dcfed14 2752: ldr tmp1, .saved_mckr
b5514952 276 str tmp1, [pmc, #AT91_PMC_MCKR]
eaad2db0
AV
277
278 wait_mckrdy
279
fb7e197b
JCPV
280 /*
281 * at91rm9200 Memory controller
282 * Do nothing - self-refresh is automatically disabled.
283 */
284 cmp memctrl, #AT91_MEMCTRL_MC
285 beq ram_restored
286
287 /*
288 * DDRSDR Memory controller
289 */
290 cmp memctrl, #AT91_MEMCTRL_DDRSDR
291 bne sdr_en_restore
7dca3343 292 /* Restore LPR on AT91 with DDRAM */
0dcfed14
JCPV
293 ldr tmp1, .saved_sam9_lpr
294 str tmp1, [sdramc, #AT91_DDRSDRC_LPR]
7dca3343
NF
295
296 /* if we use the second ram controller */
0dcfed14
JCPV
297 cmp ramc1, #0
298 ldrne tmp2, .saved_sam9_lpr1
299 strne tmp2, [ramc1, #AT91_DDRSDRC_LPR]
7dca3343 300
fb7e197b
JCPV
301 b ram_restored
302
303 /*
304 * SDRAMC Memory controller
305 */
306sdr_en_restore:
7dca3343 307 /* Restore LPR on AT91 with SDRAM */
0dcfed14
JCPV
308 ldr tmp1, .saved_sam9_lpr
309 str tmp1, [sdramc, #AT91_SDRAMC_LPR]
eaad2db0 310
fb7e197b 311ram_restored:
eaad2db0 312 /* Restore registers, and return */
fb7e197b 313 ldmfd sp!, {r4 - r12, pc}
eaad2db0
AV
314
315
316.saved_mckr:
317 .word 0
318
319.saved_pllar:
320 .word 0
321
322.saved_pllbr:
323 .word 0
324
325.saved_sam9_lpr:
326 .word 0
327
7dca3343
NF
328.saved_sam9_lpr1:
329 .word 0
330
eaad2db0
AV
331ENTRY(at91_slow_clock_sz)
332 .word .-at91_slow_clock
This page took 1.817658 seconds and 5 git commands to generate.