ARM: shmobile: r8a7790: Add CMT devices to DT
[deliverable/linux.git] / arch / arm / mach-davinci / serial.c
CommitLineData
7c6337e2
KH
1/*
2 * TI DaVinci serial driver
3 *
4 * Copyright (C) 2006 Texas Instruments.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19 *
20 */
21
22#include <linux/kernel.h>
23#include <linux/init.h>
24#include <linux/serial_8250.h>
25#include <linux/serial_reg.h>
26#include <linux/platform_device.h>
27#include <linux/delay.h>
28#include <linux/clk.h>
fced80c7 29#include <linux/io.h>
7c6337e2 30
a09e64fb 31#include <mach/serial.h>
617b925f 32#include <mach/cputype.h>
7c6337e2 33
617b925f
KH
34static inline unsigned int serial_read_reg(struct plat_serial8250_port *up,
35 int offset)
7c6337e2
KH
36{
37 offset <<= up->regshift;
9ee1acef
CC
38
39 WARN_ONCE(!up->membase, "unmapped read: uart[%d]\n", offset);
40
41 return (unsigned int)__raw_readl(up->membase + offset);
7c6337e2
KH
42}
43
617b925f
KH
44static inline void serial_write_reg(struct plat_serial8250_port *p, int offset,
45 int value)
7c6337e2
KH
46{
47 offset <<= p->regshift;
9ee1acef
CC
48
49 WARN_ONCE(!p->membase, "unmapped write: uart[%d]\n", offset);
50
51 __raw_writel(value, p->membase + offset);
7c6337e2
KH
52}
53
7c6337e2
KH
54static void __init davinci_serial_reset(struct plat_serial8250_port *p)
55{
7c6337e2
KH
56 unsigned int pwremu = 0;
57
617b925f 58 serial_write_reg(p, UART_IER, 0); /* disable all interrupts */
7c6337e2 59
617b925f
KH
60 /* reset both transmitter and receiver: bits 14,13 = UTRST, URRST */
61 serial_write_reg(p, UART_DAVINCI_PWREMU, pwremu);
7c6337e2
KH
62 mdelay(10);
63
64 pwremu |= (0x3 << 13);
65 pwremu |= 0x1;
617b925f
KH
66 serial_write_reg(p, UART_DAVINCI_PWREMU, pwremu);
67
68 if (cpu_is_davinci_dm646x())
69 serial_write_reg(p, UART_DM646X_SCR,
70 UART_DM646X_SCR_TX_WATERMARK);
71}
72
fcf7157b 73int __init davinci_serial_init(struct platform_device *serial_dev)
76d57ce6 74{
19955c3d 75 int i, ret = 0;
19955c3d
MP
76 struct device *dev;
77 struct plat_serial8250_port *p;
323761bb 78 struct clk *clk;
617b925f
KH
79
80 /*
81 * Make sure the serial ports are muxed on at this point.
65e866a9 82 * You have to mux them off in device drivers later on if not needed.
617b925f 83 */
fcf7157b
MP
84 for (i = 0; serial_dev[i].dev.platform_data != NULL; i++) {
85 dev = &serial_dev[i].dev;
19955c3d 86 p = dev->platform_data;
617b925f 87
fcf7157b 88 ret = platform_device_register(&serial_dev[i]);
19955c3d
MP
89 if (ret)
90 continue;
91
323761bb
MP
92 clk = clk_get(dev, NULL);
93 if (IS_ERR(clk)) {
94 pr_err("%s:%d: failed to get UART%d clock\n",
95 __func__, __LINE__, i);
9ee1acef 96 continue;
323761bb
MP
97 }
98
99 clk_prepare_enable(clk);
100
101 p->uartclk = clk_get_rate(clk);
9ee1acef
CC
102
103 if (!p->membase && p->mapbase) {
104 p->membase = ioremap(p->mapbase, SZ_4K);
105
106 if (p->membase)
107 p->flags &= ~UPF_IOREMAP;
108 else
109 pr_err("uart regs ioremap failed\n");
110 }
111
e2800007 112 if (p->membase && p->type != PORT_AR7)
9ee1acef 113 davinci_serial_reset(p);
617b925f 114 }
19955c3d 115 return ret;
7c6337e2 116}
This page took 0.763259 seconds and 5 git commands to generate.