ARM: EXYNOS4: Add support FIMD on SMDKC210
[deliverable/linux.git] / arch / arm / mach-exynos4 / clock.c
CommitLineData
b3ed3a17 1/* linux/arch/arm/mach-exynos4/clock.c
c8bef140 2 *
b3ed3a17
KK
3 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
c8bef140 5 *
b3ed3a17 6 * EXYNOS4 - Clock support
c8bef140
CY
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#include <linux/kernel.h>
14#include <linux/err.h>
15#include <linux/io.h>
16
17#include <plat/cpu-freq.h>
18#include <plat/clock.h>
19#include <plat/cpu.h>
20#include <plat/pll.h>
21#include <plat/s5p-clock.h>
22#include <plat/clock-clksrc.h>
23
24#include <mach/map.h>
25#include <mach/regs-clock.h>
b0b6ff0b 26#include <mach/sysmmu.h>
c8bef140
CY
27
28static struct clk clk_sclk_hdmi27m = {
29 .name = "sclk_hdmi27m",
c8bef140
CY
30 .rate = 27000000,
31};
32
b99380e1
JL
33static struct clk clk_sclk_hdmiphy = {
34 .name = "sclk_hdmiphy",
b99380e1
JL
35};
36
37static struct clk clk_sclk_usbphy0 = {
38 .name = "sclk_usbphy0",
b99380e1
JL
39 .rate = 27000000,
40};
41
42static struct clk clk_sclk_usbphy1 = {
43 .name = "sclk_usbphy1",
b99380e1
JL
44};
45
b3ed3a17 46static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
37e01729
JL
47{
48 return s5p_gatectrl(S5P_CLKSRC_MASK_TOP, clk, enable);
49}
50
b3ed3a17 51static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
33f469d2
JL
52{
53 return s5p_gatectrl(S5P_CLKSRC_MASK_CAM, clk, enable);
54}
55
b3ed3a17 56static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
33f469d2
JL
57{
58 return s5p_gatectrl(S5P_CLKSRC_MASK_LCD0, clk, enable);
59}
60
b3ed3a17 61static int exynos4_clksrc_mask_lcd1_ctrl(struct clk *clk, int enable)
33f469d2
JL
62{
63 return s5p_gatectrl(S5P_CLKSRC_MASK_LCD1, clk, enable);
64}
65
b3ed3a17 66static int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
340ea1ef
JL
67{
68 return s5p_gatectrl(S5P_CLKSRC_MASK_FSYS, clk, enable);
69}
70
b3ed3a17 71static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
3297c2e6
JL
72{
73 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
74}
75
b3ed3a17 76static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
33f469d2
JL
77{
78 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL1, clk, enable);
79}
80
b0b6ff0b
KC
81static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
82{
83 return s5p_gatectrl(S5P_CLKGATE_IP_MFC, clk, enable);
84}
85
b3ed3a17 86static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
82260bf3
JL
87{
88 return s5p_gatectrl(S5P_CLKGATE_IP_CAM, clk, enable);
89}
90
b0b6ff0b
KC
91static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
92{
93 return s5p_gatectrl(S5P_CLKGATE_IP_TV, clk, enable);
94}
95
b3ed3a17 96static int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
82260bf3
JL
97{
98 return s5p_gatectrl(S5P_CLKGATE_IP_IMAGE, clk, enable);
99}
100
b3ed3a17 101static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
82260bf3
JL
102{
103 return s5p_gatectrl(S5P_CLKGATE_IP_LCD0, clk, enable);
104}
105
b3ed3a17 106static int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
82260bf3
JL
107{
108 return s5p_gatectrl(S5P_CLKGATE_IP_LCD1, clk, enable);
109}
110
b3ed3a17 111static int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
340ea1ef
JL
112{
113 return s5p_gatectrl(S5P_CLKGATE_IP_FSYS, clk, enable);
114}
115
b3ed3a17 116static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
5a847b4a
JL
117{
118 return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
119}
120
b3ed3a17 121static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
82260bf3
JL
122{
123 return s5p_gatectrl(S5P_CLKGATE_IP_PERIR, clk, enable);
124}
125
c8bef140
CY
126/* Core list of CMU_CPU side */
127
128static struct clksrc_clk clk_mout_apll = {
129 .clk = {
130 .name = "mout_apll",
c8bef140
CY
131 },
132 .sources = &clk_src_apll,
133 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
3ff31020
JL
134};
135
136static struct clksrc_clk clk_sclk_apll = {
137 .clk = {
138 .name = "sclk_apll",
3ff31020
JL
139 .parent = &clk_mout_apll.clk,
140 },
c8bef140
CY
141 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
142};
143
144static struct clksrc_clk clk_mout_epll = {
145 .clk = {
146 .name = "mout_epll",
c8bef140
CY
147 },
148 .sources = &clk_src_epll,
149 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
150};
151
152static struct clksrc_clk clk_mout_mpll = {
153 .clk = {
154 .name = "mout_mpll",
c8bef140
CY
155 },
156 .sources = &clk_src_mpll,
157 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 8, .size = 1 },
158};
159
160static struct clk *clkset_moutcore_list[] = {
8f3b9cff 161 [0] = &clk_mout_apll.clk,
c8bef140
CY
162 [1] = &clk_mout_mpll.clk,
163};
164
165static struct clksrc_sources clkset_moutcore = {
166 .sources = clkset_moutcore_list,
167 .nr_sources = ARRAY_SIZE(clkset_moutcore_list),
168};
169
170static struct clksrc_clk clk_moutcore = {
171 .clk = {
172 .name = "moutcore",
c8bef140
CY
173 },
174 .sources = &clkset_moutcore,
175 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
176};
177
178static struct clksrc_clk clk_coreclk = {
179 .clk = {
180 .name = "core_clk",
c8bef140
CY
181 .parent = &clk_moutcore.clk,
182 },
183 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
184};
185
186static struct clksrc_clk clk_armclk = {
187 .clk = {
188 .name = "armclk",
c8bef140
CY
189 .parent = &clk_coreclk.clk,
190 },
191};
192
193static struct clksrc_clk clk_aclk_corem0 = {
194 .clk = {
195 .name = "aclk_corem0",
c8bef140
CY
196 .parent = &clk_coreclk.clk,
197 },
198 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
199};
200
201static struct clksrc_clk clk_aclk_cores = {
202 .clk = {
203 .name = "aclk_cores",
c8bef140
CY
204 .parent = &clk_coreclk.clk,
205 },
206 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
207};
208
209static struct clksrc_clk clk_aclk_corem1 = {
210 .clk = {
211 .name = "aclk_corem1",
c8bef140
CY
212 .parent = &clk_coreclk.clk,
213 },
214 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
215};
216
217static struct clksrc_clk clk_periphclk = {
218 .clk = {
219 .name = "periphclk",
c8bef140
CY
220 .parent = &clk_coreclk.clk,
221 },
222 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
223};
224
c8bef140
CY
225/* Core list of CMU_CORE side */
226
227static struct clk *clkset_corebus_list[] = {
228 [0] = &clk_mout_mpll.clk,
3ff31020 229 [1] = &clk_sclk_apll.clk,
c8bef140
CY
230};
231
232static struct clksrc_sources clkset_mout_corebus = {
233 .sources = clkset_corebus_list,
234 .nr_sources = ARRAY_SIZE(clkset_corebus_list),
235};
236
237static struct clksrc_clk clk_mout_corebus = {
238 .clk = {
239 .name = "mout_corebus",
c8bef140
CY
240 },
241 .sources = &clkset_mout_corebus,
7af36b97 242 .reg_src = { .reg = S5P_CLKSRC_DMC, .shift = 4, .size = 1 },
c8bef140
CY
243};
244
245static struct clksrc_clk clk_sclk_dmc = {
246 .clk = {
247 .name = "sclk_dmc",
c8bef140
CY
248 .parent = &clk_mout_corebus.clk,
249 },
7af36b97 250 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 12, .size = 3 },
c8bef140
CY
251};
252
253static struct clksrc_clk clk_aclk_cored = {
254 .clk = {
255 .name = "aclk_cored",
c8bef140
CY
256 .parent = &clk_sclk_dmc.clk,
257 },
7af36b97 258 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 16, .size = 3 },
c8bef140
CY
259};
260
261static struct clksrc_clk clk_aclk_corep = {
262 .clk = {
263 .name = "aclk_corep",
c8bef140
CY
264 .parent = &clk_aclk_cored.clk,
265 },
7af36b97 266 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 20, .size = 3 },
c8bef140
CY
267};
268
269static struct clksrc_clk clk_aclk_acp = {
270 .clk = {
271 .name = "aclk_acp",
c8bef140
CY
272 .parent = &clk_mout_corebus.clk,
273 },
7af36b97 274 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 0, .size = 3 },
c8bef140
CY
275};
276
277static struct clksrc_clk clk_pclk_acp = {
278 .clk = {
279 .name = "pclk_acp",
c8bef140
CY
280 .parent = &clk_aclk_acp.clk,
281 },
7af36b97 282 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 4, .size = 3 },
c8bef140
CY
283};
284
285/* Core list of CMU_TOP side */
286
287static struct clk *clkset_aclk_top_list[] = {
288 [0] = &clk_mout_mpll.clk,
3ff31020 289 [1] = &clk_sclk_apll.clk,
c8bef140
CY
290};
291
9e23552f 292static struct clksrc_sources clkset_aclk = {
c8bef140
CY
293 .sources = clkset_aclk_top_list,
294 .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
295};
296
297static struct clksrc_clk clk_aclk_200 = {
298 .clk = {
299 .name = "aclk_200",
c8bef140 300 },
9e23552f 301 .sources = &clkset_aclk,
c8bef140
CY
302 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
303 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
304};
305
c8bef140
CY
306static struct clksrc_clk clk_aclk_100 = {
307 .clk = {
308 .name = "aclk_100",
c8bef140 309 },
9e23552f 310 .sources = &clkset_aclk,
c8bef140
CY
311 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
312 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
313};
314
c8bef140
CY
315static struct clksrc_clk clk_aclk_160 = {
316 .clk = {
317 .name = "aclk_160",
c8bef140 318 },
9e23552f 319 .sources = &clkset_aclk,
c8bef140
CY
320 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
321 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
322};
323
c8bef140
CY
324static struct clksrc_clk clk_aclk_133 = {
325 .clk = {
326 .name = "aclk_133",
c8bef140 327 },
9e23552f 328 .sources = &clkset_aclk,
c8bef140
CY
329 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
330 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
331};
332
333static struct clk *clkset_vpllsrc_list[] = {
334 [0] = &clk_fin_vpll,
335 [1] = &clk_sclk_hdmi27m,
336};
337
338static struct clksrc_sources clkset_vpllsrc = {
339 .sources = clkset_vpllsrc_list,
340 .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
341};
342
343static struct clksrc_clk clk_vpllsrc = {
344 .clk = {
345 .name = "vpll_src",
b3ed3a17 346 .enable = exynos4_clksrc_mask_top_ctrl,
37e01729 347 .ctrlbit = (1 << 0),
c8bef140
CY
348 },
349 .sources = &clkset_vpllsrc,
350 .reg_src = { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
351};
352
353static struct clk *clkset_sclk_vpll_list[] = {
354 [0] = &clk_vpllsrc.clk,
355 [1] = &clk_fout_vpll,
356};
357
358static struct clksrc_sources clkset_sclk_vpll = {
359 .sources = clkset_sclk_vpll_list,
360 .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
361};
362
363static struct clksrc_clk clk_sclk_vpll = {
364 .clk = {
365 .name = "sclk_vpll",
c8bef140
CY
366 },
367 .sources = &clkset_sclk_vpll,
368 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
369};
370
957c461e 371static struct clk init_clocks_off[] = {
c8bef140
CY
372 {
373 .name = "timers",
c8bef140 374 .parent = &clk_aclk_100.clk,
b3ed3a17 375 .enable = exynos4_clk_ip_peril_ctrl,
c8bef140 376 .ctrlbit = (1<<24),
82260bf3
JL
377 }, {
378 .name = "csis",
badc4f2d 379 .devname = "s5p-mipi-csis.0",
b3ed3a17 380 .enable = exynos4_clk_ip_cam_ctrl,
82260bf3
JL
381 .ctrlbit = (1 << 4),
382 }, {
383 .name = "csis",
badc4f2d 384 .devname = "s5p-mipi-csis.1",
b3ed3a17 385 .enable = exynos4_clk_ip_cam_ctrl,
82260bf3
JL
386 .ctrlbit = (1 << 5),
387 }, {
388 .name = "fimc",
badc4f2d 389 .devname = "exynos4-fimc.0",
b3ed3a17 390 .enable = exynos4_clk_ip_cam_ctrl,
82260bf3
JL
391 .ctrlbit = (1 << 0),
392 }, {
393 .name = "fimc",
badc4f2d 394 .devname = "exynos4-fimc.1",
b3ed3a17 395 .enable = exynos4_clk_ip_cam_ctrl,
82260bf3
JL
396 .ctrlbit = (1 << 1),
397 }, {
398 .name = "fimc",
badc4f2d 399 .devname = "exynos4-fimc.2",
b3ed3a17 400 .enable = exynos4_clk_ip_cam_ctrl,
82260bf3
JL
401 .ctrlbit = (1 << 2),
402 }, {
403 .name = "fimc",
badc4f2d 404 .devname = "exynos4-fimc.3",
b3ed3a17 405 .enable = exynos4_clk_ip_cam_ctrl,
82260bf3
JL
406 .ctrlbit = (1 << 3),
407 }, {
408 .name = "fimd",
268a7ef2 409 .devname = "exynos4-fb.0",
b3ed3a17 410 .enable = exynos4_clk_ip_lcd0_ctrl,
82260bf3
JL
411 .ctrlbit = (1 << 0),
412 }, {
413 .name = "fimd",
268a7ef2 414 .devname = "exynos4-fb.1",
b3ed3a17 415 .enable = exynos4_clk_ip_lcd1_ctrl,
82260bf3 416 .ctrlbit = (1 << 0),
40360217
AK
417 }, {
418 .name = "sataphy",
40360217
AK
419 .parent = &clk_aclk_133.clk,
420 .enable = exynos4_clk_ip_fsys_ctrl,
421 .ctrlbit = (1 << 3),
340ea1ef
JL
422 }, {
423 .name = "hsmmc",
badc4f2d 424 .devname = "s3c-sdhci.0",
340ea1ef 425 .parent = &clk_aclk_133.clk,
b3ed3a17 426 .enable = exynos4_clk_ip_fsys_ctrl,
340ea1ef
JL
427 .ctrlbit = (1 << 5),
428 }, {
429 .name = "hsmmc",
badc4f2d 430 .devname = "s3c-sdhci.1",
340ea1ef 431 .parent = &clk_aclk_133.clk,
b3ed3a17 432 .enable = exynos4_clk_ip_fsys_ctrl,
340ea1ef
JL
433 .ctrlbit = (1 << 6),
434 }, {
435 .name = "hsmmc",
badc4f2d 436 .devname = "s3c-sdhci.2",
340ea1ef 437 .parent = &clk_aclk_133.clk,
b3ed3a17 438 .enable = exynos4_clk_ip_fsys_ctrl,
340ea1ef
JL
439 .ctrlbit = (1 << 7),
440 }, {
441 .name = "hsmmc",
badc4f2d 442 .devname = "s3c-sdhci.3",
340ea1ef 443 .parent = &clk_aclk_133.clk,
b3ed3a17 444 .enable = exynos4_clk_ip_fsys_ctrl,
340ea1ef
JL
445 .ctrlbit = (1 << 8),
446 }, {
badc4f2d 447 .name = "dwmmc",
340ea1ef 448 .parent = &clk_aclk_133.clk,
b3ed3a17 449 .enable = exynos4_clk_ip_fsys_ctrl,
340ea1ef 450 .ctrlbit = (1 << 9),
82260bf3
JL
451 }, {
452 .name = "sata",
40360217 453 .parent = &clk_aclk_133.clk,
b3ed3a17 454 .enable = exynos4_clk_ip_fsys_ctrl,
82260bf3 455 .ctrlbit = (1 << 10),
3055c6da
JB
456 }, {
457 .name = "pdma",
badc4f2d 458 .devname = "s3c-pl330.0",
b3ed3a17 459 .enable = exynos4_clk_ip_fsys_ctrl,
3055c6da
JB
460 .ctrlbit = (1 << 0),
461 }, {
462 .name = "pdma",
badc4f2d 463 .devname = "s3c-pl330.1",
b3ed3a17 464 .enable = exynos4_clk_ip_fsys_ctrl,
3055c6da 465 .ctrlbit = (1 << 1),
82260bf3
JL
466 }, {
467 .name = "adc",
b3ed3a17 468 .enable = exynos4_clk_ip_peril_ctrl,
82260bf3 469 .ctrlbit = (1 << 15),
f9d7bcbc
NKC
470 }, {
471 .name = "keypad",
f9d7bcbc
NKC
472 .enable = exynos4_clk_ip_perir_ctrl,
473 .ctrlbit = (1 << 16),
cdff6e6f
CY
474 }, {
475 .name = "rtc",
b3ed3a17 476 .enable = exynos4_clk_ip_perir_ctrl,
cdff6e6f 477 .ctrlbit = (1 << 15),
82260bf3
JL
478 }, {
479 .name = "watchdog",
f5fb4a20 480 .parent = &clk_aclk_100.clk,
b3ed3a17 481 .enable = exynos4_clk_ip_perir_ctrl,
82260bf3
JL
482 .ctrlbit = (1 << 14),
483 }, {
484 .name = "usbhost",
b3ed3a17 485 .enable = exynos4_clk_ip_fsys_ctrl ,
82260bf3
JL
486 .ctrlbit = (1 << 12),
487 }, {
488 .name = "otg",
b3ed3a17 489 .enable = exynos4_clk_ip_fsys_ctrl,
82260bf3
JL
490 .ctrlbit = (1 << 13),
491 }, {
492 .name = "spi",
badc4f2d 493 .devname = "s3c64xx-spi.0",
b3ed3a17 494 .enable = exynos4_clk_ip_peril_ctrl,
82260bf3
JL
495 .ctrlbit = (1 << 16),
496 }, {
497 .name = "spi",
badc4f2d 498 .devname = "s3c64xx-spi.1",
b3ed3a17 499 .enable = exynos4_clk_ip_peril_ctrl,
82260bf3
JL
500 .ctrlbit = (1 << 17),
501 }, {
502 .name = "spi",
badc4f2d 503 .devname = "s3c64xx-spi.2",
b3ed3a17 504 .enable = exynos4_clk_ip_peril_ctrl,
82260bf3 505 .ctrlbit = (1 << 18),
2d27043f
JB
506 }, {
507 .name = "iis",
badc4f2d 508 .devname = "samsung-i2s.0",
b3ed3a17 509 .enable = exynos4_clk_ip_peril_ctrl,
2d27043f
JB
510 .ctrlbit = (1 << 19),
511 }, {
512 .name = "iis",
badc4f2d 513 .devname = "samsung-i2s.1",
b3ed3a17 514 .enable = exynos4_clk_ip_peril_ctrl,
2d27043f
JB
515 .ctrlbit = (1 << 20),
516 }, {
517 .name = "iis",
badc4f2d 518 .devname = "samsung-i2s.2",
b3ed3a17 519 .enable = exynos4_clk_ip_peril_ctrl,
2d27043f 520 .ctrlbit = (1 << 21),
aa227557
JB
521 }, {
522 .name = "ac97",
523 .id = -1,
b3ed3a17 524 .enable = exynos4_clk_ip_peril_ctrl,
aa227557 525 .ctrlbit = (1 << 27),
82260bf3
JL
526 }, {
527 .name = "fimg2d",
b3ed3a17 528 .enable = exynos4_clk_ip_image_ctrl,
82260bf3
JL
529 .ctrlbit = (1 << 0),
530 }, {
531 .name = "i2c",
badc4f2d 532 .devname = "s3c2440-i2c.0",
82260bf3 533 .parent = &clk_aclk_100.clk,
b3ed3a17 534 .enable = exynos4_clk_ip_peril_ctrl,
82260bf3
JL
535 .ctrlbit = (1 << 6),
536 }, {
537 .name = "i2c",
badc4f2d 538 .devname = "s3c2440-i2c.1",
82260bf3 539 .parent = &clk_aclk_100.clk,
b3ed3a17 540 .enable = exynos4_clk_ip_peril_ctrl,
82260bf3
JL
541 .ctrlbit = (1 << 7),
542 }, {
543 .name = "i2c",
badc4f2d 544 .devname = "s3c2440-i2c.2",
82260bf3 545 .parent = &clk_aclk_100.clk,
b3ed3a17 546 .enable = exynos4_clk_ip_peril_ctrl,
82260bf3
JL
547 .ctrlbit = (1 << 8),
548 }, {
549 .name = "i2c",
badc4f2d 550 .devname = "s3c2440-i2c.3",
82260bf3 551 .parent = &clk_aclk_100.clk,
b3ed3a17 552 .enable = exynos4_clk_ip_peril_ctrl,
82260bf3
JL
553 .ctrlbit = (1 << 9),
554 }, {
555 .name = "i2c",
badc4f2d 556 .devname = "s3c2440-i2c.4",
82260bf3 557 .parent = &clk_aclk_100.clk,
b3ed3a17 558 .enable = exynos4_clk_ip_peril_ctrl,
82260bf3
JL
559 .ctrlbit = (1 << 10),
560 }, {
561 .name = "i2c",
badc4f2d 562 .devname = "s3c2440-i2c.5",
82260bf3 563 .parent = &clk_aclk_100.clk,
b3ed3a17 564 .enable = exynos4_clk_ip_peril_ctrl,
82260bf3
JL
565 .ctrlbit = (1 << 11),
566 }, {
567 .name = "i2c",
badc4f2d 568 .devname = "s3c2440-i2c.6",
82260bf3 569 .parent = &clk_aclk_100.clk,
b3ed3a17 570 .enable = exynos4_clk_ip_peril_ctrl,
82260bf3
JL
571 .ctrlbit = (1 << 12),
572 }, {
573 .name = "i2c",
badc4f2d 574 .devname = "s3c2440-i2c.7",
82260bf3 575 .parent = &clk_aclk_100.clk,
b3ed3a17 576 .enable = exynos4_clk_ip_peril_ctrl,
82260bf3 577 .ctrlbit = (1 << 13),
b0b6ff0b
KC
578 }, {
579 .name = "SYSMMU_MDMA",
b0b6ff0b
KC
580 .enable = exynos4_clk_ip_image_ctrl,
581 .ctrlbit = (1 << 5),
582 }, {
583 .name = "SYSMMU_FIMC0",
b0b6ff0b
KC
584 .enable = exynos4_clk_ip_cam_ctrl,
585 .ctrlbit = (1 << 7),
586 }, {
587 .name = "SYSMMU_FIMC1",
b0b6ff0b
KC
588 .enable = exynos4_clk_ip_cam_ctrl,
589 .ctrlbit = (1 << 8),
590 }, {
591 .name = "SYSMMU_FIMC2",
b0b6ff0b
KC
592 .enable = exynos4_clk_ip_cam_ctrl,
593 .ctrlbit = (1 << 9),
594 }, {
595 .name = "SYSMMU_FIMC3",
b0b6ff0b
KC
596 .enable = exynos4_clk_ip_cam_ctrl,
597 .ctrlbit = (1 << 10),
598 }, {
599 .name = "SYSMMU_JPEG",
b0b6ff0b
KC
600 .enable = exynos4_clk_ip_cam_ctrl,
601 .ctrlbit = (1 << 11),
602 }, {
603 .name = "SYSMMU_FIMD0",
b0b6ff0b
KC
604 .enable = exynos4_clk_ip_lcd0_ctrl,
605 .ctrlbit = (1 << 4),
606 }, {
607 .name = "SYSMMU_FIMD1",
b0b6ff0b
KC
608 .enable = exynos4_clk_ip_lcd1_ctrl,
609 .ctrlbit = (1 << 4),
610 }, {
611 .name = "SYSMMU_PCIe",
b0b6ff0b
KC
612 .enable = exynos4_clk_ip_fsys_ctrl,
613 .ctrlbit = (1 << 18),
614 }, {
615 .name = "SYSMMU_G2D",
b0b6ff0b
KC
616 .enable = exynos4_clk_ip_image_ctrl,
617 .ctrlbit = (1 << 3),
618 }, {
619 .name = "SYSMMU_ROTATOR",
b0b6ff0b
KC
620 .enable = exynos4_clk_ip_image_ctrl,
621 .ctrlbit = (1 << 4),
622 }, {
623 .name = "SYSMMU_TV",
b0b6ff0b
KC
624 .enable = exynos4_clk_ip_tv_ctrl,
625 .ctrlbit = (1 << 4),
626 }, {
627 .name = "SYSMMU_MFC_L",
b0b6ff0b
KC
628 .enable = exynos4_clk_ip_mfc_ctrl,
629 .ctrlbit = (1 << 1),
630 }, {
631 .name = "SYSMMU_MFC_R",
b0b6ff0b
KC
632 .enable = exynos4_clk_ip_mfc_ctrl,
633 .ctrlbit = (1 << 2),
634 }
c8bef140
CY
635};
636
637static struct clk init_clocks[] = {
5a847b4a
JL
638 {
639 .name = "uart",
badc4f2d 640 .devname = "s5pv210-uart.0",
b3ed3a17 641 .enable = exynos4_clk_ip_peril_ctrl,
5a847b4a
JL
642 .ctrlbit = (1 << 0),
643 }, {
644 .name = "uart",
badc4f2d 645 .devname = "s5pv210-uart.1",
b3ed3a17 646 .enable = exynos4_clk_ip_peril_ctrl,
5a847b4a
JL
647 .ctrlbit = (1 << 1),
648 }, {
649 .name = "uart",
badc4f2d 650 .devname = "s5pv210-uart.2",
b3ed3a17 651 .enable = exynos4_clk_ip_peril_ctrl,
5a847b4a
JL
652 .ctrlbit = (1 << 2),
653 }, {
654 .name = "uart",
badc4f2d 655 .devname = "s5pv210-uart.3",
b3ed3a17 656 .enable = exynos4_clk_ip_peril_ctrl,
5a847b4a
JL
657 .ctrlbit = (1 << 3),
658 }, {
659 .name = "uart",
badc4f2d 660 .devname = "s5pv210-uart.4",
b3ed3a17 661 .enable = exynos4_clk_ip_peril_ctrl,
5a847b4a
JL
662 .ctrlbit = (1 << 4),
663 }, {
664 .name = "uart",
badc4f2d 665 .devname = "s5pv210-uart.5",
b3ed3a17 666 .enable = exynos4_clk_ip_peril_ctrl,
5a847b4a
JL
667 .ctrlbit = (1 << 5),
668 }
c8bef140
CY
669};
670
671static struct clk *clkset_group_list[] = {
672 [0] = &clk_ext_xtal_mux,
673 [1] = &clk_xusbxti,
674 [2] = &clk_sclk_hdmi27m,
b99380e1
JL
675 [3] = &clk_sclk_usbphy0,
676 [4] = &clk_sclk_usbphy1,
677 [5] = &clk_sclk_hdmiphy,
c8bef140
CY
678 [6] = &clk_mout_mpll.clk,
679 [7] = &clk_mout_epll.clk,
680 [8] = &clk_sclk_vpll.clk,
681};
682
683static struct clksrc_sources clkset_group = {
684 .sources = clkset_group_list,
685 .nr_sources = ARRAY_SIZE(clkset_group_list),
686};
687
06cba8d5
JL
688static struct clk *clkset_mout_g2d0_list[] = {
689 [0] = &clk_mout_mpll.clk,
690 [1] = &clk_sclk_apll.clk,
691};
692
693static struct clksrc_sources clkset_mout_g2d0 = {
694 .sources = clkset_mout_g2d0_list,
695 .nr_sources = ARRAY_SIZE(clkset_mout_g2d0_list),
696};
697
698static struct clksrc_clk clk_mout_g2d0 = {
699 .clk = {
700 .name = "mout_g2d0",
06cba8d5
JL
701 },
702 .sources = &clkset_mout_g2d0,
703 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 0, .size = 1 },
704};
705
706static struct clk *clkset_mout_g2d1_list[] = {
707 [0] = &clk_mout_epll.clk,
708 [1] = &clk_sclk_vpll.clk,
709};
710
711static struct clksrc_sources clkset_mout_g2d1 = {
712 .sources = clkset_mout_g2d1_list,
713 .nr_sources = ARRAY_SIZE(clkset_mout_g2d1_list),
714};
715
716static struct clksrc_clk clk_mout_g2d1 = {
717 .clk = {
718 .name = "mout_g2d1",
06cba8d5
JL
719 },
720 .sources = &clkset_mout_g2d1,
721 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 4, .size = 1 },
722};
723
724static struct clk *clkset_mout_g2d_list[] = {
725 [0] = &clk_mout_g2d0.clk,
726 [1] = &clk_mout_g2d1.clk,
727};
728
729static struct clksrc_sources clkset_mout_g2d = {
730 .sources = clkset_mout_g2d_list,
731 .nr_sources = ARRAY_SIZE(clkset_mout_g2d_list),
732};
733
340ea1ef
JL
734static struct clksrc_clk clk_dout_mmc0 = {
735 .clk = {
736 .name = "dout_mmc0",
340ea1ef
JL
737 },
738 .sources = &clkset_group,
739 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 0, .size = 4 },
740 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 0, .size = 4 },
741};
742
743static struct clksrc_clk clk_dout_mmc1 = {
744 .clk = {
745 .name = "dout_mmc1",
340ea1ef
JL
746 },
747 .sources = &clkset_group,
748 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 4, .size = 4 },
749 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 16, .size = 4 },
750};
751
752static struct clksrc_clk clk_dout_mmc2 = {
753 .clk = {
754 .name = "dout_mmc2",
340ea1ef
JL
755 },
756 .sources = &clkset_group,
757 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 8, .size = 4 },
758 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 0, .size = 4 },
759};
760
761static struct clksrc_clk clk_dout_mmc3 = {
762 .clk = {
763 .name = "dout_mmc3",
340ea1ef
JL
764 },
765 .sources = &clkset_group,
766 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 12, .size = 4 },
767 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 16, .size = 4 },
768};
769
770static struct clksrc_clk clk_dout_mmc4 = {
771 .clk = {
772 .name = "dout_mmc4",
340ea1ef
JL
773 },
774 .sources = &clkset_group,
775 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 16, .size = 4 },
776 .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 0, .size = 4 },
777};
778
c8bef140
CY
779static struct clksrc_clk clksrcs[] = {
780 {
781 .clk = {
782 .name = "uclk1",
badc4f2d 783 .devname = "s5pv210-uart.0",
b3ed3a17 784 .enable = exynos4_clksrc_mask_peril0_ctrl,
5a847b4a 785 .ctrlbit = (1 << 0),
c8bef140
CY
786 },
787 .sources = &clkset_group,
788 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
789 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
790 }, {
791 .clk = {
792 .name = "uclk1",
badc4f2d 793 .devname = "s5pv210-uart.1",
b3ed3a17 794 .enable = exynos4_clksrc_mask_peril0_ctrl,
3297c2e6 795 .ctrlbit = (1 << 4),
c8bef140
CY
796 },
797 .sources = &clkset_group,
798 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
799 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
800 }, {
801 .clk = {
802 .name = "uclk1",
badc4f2d 803 .devname = "s5pv210-uart.2",
b3ed3a17 804 .enable = exynos4_clksrc_mask_peril0_ctrl,
3297c2e6 805 .ctrlbit = (1 << 8),
c8bef140
CY
806 },
807 .sources = &clkset_group,
808 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
809 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
810 }, {
811 .clk = {
812 .name = "uclk1",
badc4f2d 813 .devname = "s5pv210-uart.3",
b3ed3a17 814 .enable = exynos4_clksrc_mask_peril0_ctrl,
3297c2e6 815 .ctrlbit = (1 << 12),
c8bef140
CY
816 },
817 .sources = &clkset_group,
818 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
819 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
820 }, {
821 .clk = {
822 .name = "sclk_pwm",
b3ed3a17 823 .enable = exynos4_clksrc_mask_peril0_ctrl,
c8bef140
CY
824 .ctrlbit = (1 << 24),
825 },
826 .sources = &clkset_group,
827 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
828 .reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
33f469d2
JL
829 }, {
830 .clk = {
831 .name = "sclk_csis",
badc4f2d 832 .devname = "s5p-mipi-csis.0",
b3ed3a17 833 .enable = exynos4_clksrc_mask_cam_ctrl,
33f469d2
JL
834 .ctrlbit = (1 << 24),
835 },
836 .sources = &clkset_group,
837 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 24, .size = 4 },
838 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 24, .size = 4 },
839 }, {
840 .clk = {
841 .name = "sclk_csis",
badc4f2d 842 .devname = "s5p-mipi-csis.1",
b3ed3a17 843 .enable = exynos4_clksrc_mask_cam_ctrl,
33f469d2
JL
844 .ctrlbit = (1 << 28),
845 },
846 .sources = &clkset_group,
847 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 28, .size = 4 },
848 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 28, .size = 4 },
849 }, {
850 .clk = {
851 .name = "sclk_cam",
badc4f2d 852 .devname = "exynos4-fimc.0",
b3ed3a17 853 .enable = exynos4_clksrc_mask_cam_ctrl,
33f469d2
JL
854 .ctrlbit = (1 << 16),
855 },
856 .sources = &clkset_group,
857 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 16, .size = 4 },
858 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 16, .size = 4 },
859 }, {
860 .clk = {
861 .name = "sclk_cam",
badc4f2d 862 .devname = "exynos4-fimc.1",
b3ed3a17 863 .enable = exynos4_clksrc_mask_cam_ctrl,
33f469d2
JL
864 .ctrlbit = (1 << 20),
865 },
866 .sources = &clkset_group,
867 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 20, .size = 4 },
868 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 20, .size = 4 },
869 }, {
870 .clk = {
871 .name = "sclk_fimc",
badc4f2d 872 .devname = "exynos4-fimc.0",
b3ed3a17 873 .enable = exynos4_clksrc_mask_cam_ctrl,
33f469d2
JL
874 .ctrlbit = (1 << 0),
875 },
876 .sources = &clkset_group,
877 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 0, .size = 4 },
878 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 0, .size = 4 },
879 }, {
880 .clk = {
881 .name = "sclk_fimc",
badc4f2d 882 .devname = "exynos4-fimc.1",
b3ed3a17 883 .enable = exynos4_clksrc_mask_cam_ctrl,
33f469d2
JL
884 .ctrlbit = (1 << 4),
885 },
886 .sources = &clkset_group,
887 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 4, .size = 4 },
888 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 4, .size = 4 },
889 }, {
890 .clk = {
891 .name = "sclk_fimc",
badc4f2d 892 .devname = "exynos4-fimc.2",
b3ed3a17 893 .enable = exynos4_clksrc_mask_cam_ctrl,
33f469d2
JL
894 .ctrlbit = (1 << 8),
895 },
896 .sources = &clkset_group,
897 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 8, .size = 4 },
898 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 8, .size = 4 },
899 }, {
900 .clk = {
901 .name = "sclk_fimc",
badc4f2d 902 .devname = "exynos4-fimc.3",
b3ed3a17 903 .enable = exynos4_clksrc_mask_cam_ctrl,
33f469d2
JL
904 .ctrlbit = (1 << 12),
905 },
906 .sources = &clkset_group,
907 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 12, .size = 4 },
908 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 12, .size = 4 },
909 }, {
910 .clk = {
911 .name = "sclk_fimd",
268a7ef2 912 .devname = "exynos4-fb.0",
b3ed3a17 913 .enable = exynos4_clksrc_mask_lcd0_ctrl,
33f469d2
JL
914 .ctrlbit = (1 << 0),
915 },
916 .sources = &clkset_group,
917 .reg_src = { .reg = S5P_CLKSRC_LCD0, .shift = 0, .size = 4 },
918 .reg_div = { .reg = S5P_CLKDIV_LCD0, .shift = 0, .size = 4 },
919 }, {
920 .clk = {
921 .name = "sclk_fimd",
268a7ef2 922 .devname = "exynos4-fb.1",
b3ed3a17 923 .enable = exynos4_clksrc_mask_lcd1_ctrl,
33f469d2
JL
924 .ctrlbit = (1 << 0),
925 },
926 .sources = &clkset_group,
927 .reg_src = { .reg = S5P_CLKSRC_LCD1, .shift = 0, .size = 4 },
928 .reg_div = { .reg = S5P_CLKDIV_LCD1, .shift = 0, .size = 4 },
929 }, {
930 .clk = {
931 .name = "sclk_sata",
b3ed3a17 932 .enable = exynos4_clksrc_mask_fsys_ctrl,
33f469d2
JL
933 .ctrlbit = (1 << 24),
934 },
935 .sources = &clkset_mout_corebus,
936 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 24, .size = 1 },
937 .reg_div = { .reg = S5P_CLKDIV_FSYS0, .shift = 20, .size = 4 },
938 }, {
939 .clk = {
940 .name = "sclk_spi",
badc4f2d 941 .devname = "s3c64xx-spi.0",
b3ed3a17 942 .enable = exynos4_clksrc_mask_peril1_ctrl,
33f469d2
JL
943 .ctrlbit = (1 << 16),
944 },
945 .sources = &clkset_group,
946 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 16, .size = 4 },
947 .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 0, .size = 4 },
948 }, {
949 .clk = {
950 .name = "sclk_spi",
badc4f2d 951 .devname = "s3c64xx-spi.1",
b3ed3a17 952 .enable = exynos4_clksrc_mask_peril1_ctrl,
33f469d2
JL
953 .ctrlbit = (1 << 20),
954 },
955 .sources = &clkset_group,
956 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 20, .size = 4 },
957 .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 16, .size = 4 },
958 }, {
959 .clk = {
960 .name = "sclk_spi",
badc4f2d 961 .devname = "s3c64xx-spi.2",
b3ed3a17 962 .enable = exynos4_clksrc_mask_peril1_ctrl,
33f469d2
JL
963 .ctrlbit = (1 << 24),
964 },
965 .sources = &clkset_group,
966 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 24, .size = 4 },
967 .reg_div = { .reg = S5P_CLKDIV_PERIL2, .shift = 0, .size = 4 },
968 }, {
969 .clk = {
970 .name = "sclk_fimg2d",
33f469d2
JL
971 },
972 .sources = &clkset_mout_g2d,
973 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 8, .size = 1 },
974 .reg_div = { .reg = S5P_CLKDIV_IMAGE, .shift = 0, .size = 4 },
340ea1ef
JL
975 }, {
976 .clk = {
977 .name = "sclk_mmc",
badc4f2d 978 .devname = "s3c-sdhci.0",
340ea1ef 979 .parent = &clk_dout_mmc0.clk,
b3ed3a17 980 .enable = exynos4_clksrc_mask_fsys_ctrl,
340ea1ef
JL
981 .ctrlbit = (1 << 0),
982 },
983 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 8, .size = 8 },
984 }, {
985 .clk = {
986 .name = "sclk_mmc",
badc4f2d 987 .devname = "s3c-sdhci.1",
340ea1ef 988 .parent = &clk_dout_mmc1.clk,
b3ed3a17 989 .enable = exynos4_clksrc_mask_fsys_ctrl,
340ea1ef
JL
990 .ctrlbit = (1 << 4),
991 },
992 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 24, .size = 8 },
993 }, {
994 .clk = {
995 .name = "sclk_mmc",
badc4f2d 996 .devname = "s3c-sdhci.2",
340ea1ef 997 .parent = &clk_dout_mmc2.clk,
b3ed3a17 998 .enable = exynos4_clksrc_mask_fsys_ctrl,
340ea1ef
JL
999 .ctrlbit = (1 << 8),
1000 },
1001 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 8, .size = 8 },
1002 }, {
1003 .clk = {
1004 .name = "sclk_mmc",
badc4f2d 1005 .devname = "s3c-sdhci.3",
340ea1ef 1006 .parent = &clk_dout_mmc3.clk,
b3ed3a17 1007 .enable = exynos4_clksrc_mask_fsys_ctrl,
340ea1ef
JL
1008 .ctrlbit = (1 << 12),
1009 },
1010 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 24, .size = 8 },
1011 }, {
1012 .clk = {
badc4f2d 1013 .name = "sclk_dwmmc",
340ea1ef 1014 .parent = &clk_dout_mmc4.clk,
b3ed3a17 1015 .enable = exynos4_clksrc_mask_fsys_ctrl,
340ea1ef
JL
1016 .ctrlbit = (1 << 16),
1017 },
1018 .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 8, .size = 8 },
1019 }
c8bef140
CY
1020};
1021
1022/* Clock initialization code */
1023static struct clksrc_clk *sysclks[] = {
1024 &clk_mout_apll,
3ff31020 1025 &clk_sclk_apll,
c8bef140
CY
1026 &clk_mout_epll,
1027 &clk_mout_mpll,
1028 &clk_moutcore,
1029 &clk_coreclk,
1030 &clk_armclk,
1031 &clk_aclk_corem0,
1032 &clk_aclk_cores,
1033 &clk_aclk_corem1,
1034 &clk_periphclk,
c8bef140
CY
1035 &clk_mout_corebus,
1036 &clk_sclk_dmc,
1037 &clk_aclk_cored,
1038 &clk_aclk_corep,
1039 &clk_aclk_acp,
1040 &clk_pclk_acp,
1041 &clk_vpllsrc,
1042 &clk_sclk_vpll,
1043 &clk_aclk_200,
1044 &clk_aclk_100,
1045 &clk_aclk_160,
1046 &clk_aclk_133,
340ea1ef
JL
1047 &clk_dout_mmc0,
1048 &clk_dout_mmc1,
1049 &clk_dout_mmc2,
1050 &clk_dout_mmc3,
1051 &clk_dout_mmc4,
c8bef140
CY
1052};
1053
877d1b57
JL
1054static int xtal_rate;
1055
b3ed3a17 1056static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
877d1b57
JL
1057{
1058 return s5p_get_pll45xx(xtal_rate, __raw_readl(S5P_APLL_CON0), pll_4508);
1059}
1060
b3ed3a17
KK
1061static struct clk_ops exynos4_fout_apll_ops = {
1062 .get_rate = exynos4_fout_apll_get_rate,
877d1b57
JL
1063};
1064
b3ed3a17 1065void __init_or_cpufreq exynos4_setup_clocks(void)
c8bef140
CY
1066{
1067 struct clk *xtal_clk;
1068 unsigned long apll;
1069 unsigned long mpll;
1070 unsigned long epll;
1071 unsigned long vpll;
1072 unsigned long vpllsrc;
1073 unsigned long xtal;
1074 unsigned long armclk;
c8bef140 1075 unsigned long sclk_dmc;
228ef987
JL
1076 unsigned long aclk_200;
1077 unsigned long aclk_100;
1078 unsigned long aclk_160;
1079 unsigned long aclk_133;
c8bef140
CY
1080 unsigned int ptr;
1081
1082 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
1083
1084 xtal_clk = clk_get(NULL, "xtal");
1085 BUG_ON(IS_ERR(xtal_clk));
1086
1087 xtal = clk_get_rate(xtal_clk);
877d1b57
JL
1088
1089 xtal_rate = xtal;
1090
c8bef140
CY
1091 clk_put(xtal_clk);
1092
1093 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
1094
1095 apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0), pll_4508);
1096 mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0), pll_4508);
1097 epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
4d235f79 1098 __raw_readl(S5P_EPLL_CON1), pll_4600);
c8bef140
CY
1099
1100 vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
1101 vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
4d235f79 1102 __raw_readl(S5P_VPLL_CON1), pll_4650);
c8bef140 1103
b3ed3a17 1104 clk_fout_apll.ops = &exynos4_fout_apll_ops;
c8bef140
CY
1105 clk_fout_mpll.rate = mpll;
1106 clk_fout_epll.rate = epll;
1107 clk_fout_vpll.rate = vpll;
1108
b3ed3a17 1109 printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
c8bef140
CY
1110 apll, mpll, epll, vpll);
1111
1112 armclk = clk_get_rate(&clk_armclk.clk);
c8bef140 1113 sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
a6aa7a55 1114
228ef987
JL
1115 aclk_200 = clk_get_rate(&clk_aclk_200.clk);
1116 aclk_100 = clk_get_rate(&clk_aclk_100.clk);
1117 aclk_160 = clk_get_rate(&clk_aclk_160.clk);
1118 aclk_133 = clk_get_rate(&clk_aclk_133.clk);
1119
b3ed3a17 1120 printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
228ef987
JL
1121 "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
1122 armclk, sclk_dmc, aclk_200,
1123 aclk_100, aclk_160, aclk_133);
c8bef140
CY
1124
1125 clk_f.rate = armclk;
1126 clk_h.rate = sclk_dmc;
228ef987 1127 clk_p.rate = aclk_100;
c8bef140
CY
1128
1129 for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
1130 s3c_set_clksrc(&clksrcs[ptr], true);
1131}
1132
1133static struct clk *clks[] __initdata = {
1134 /* Nothing here yet */
1135};
1136
b3ed3a17 1137void __init exynos4_register_clocks(void)
c8bef140 1138{
c8bef140
CY
1139 int ptr;
1140
957c461e 1141 s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
c8bef140
CY
1142
1143 for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
1144 s3c_register_clksrc(sysclks[ptr], 1);
1145
1146 s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
1147 s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
1148
957c461e
KK
1149 s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
1150 s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
c8bef140
CY
1151
1152 s3c_pwmclk_init();
1153}
This page took 0.15292 seconds and 5 git commands to generate.