Merge tag 'reset-for-4.9' of git://git.pengutronix.de/git/pza/linux into next/drivers
[deliverable/linux.git] / arch / arm / mach-imx / common.h
CommitLineData
52c543f9 1/*
df595746 2 * Copyright 2004-2014 Freescale Semiconductor, Inc. All Rights Reserved.
52c543f9
QJ
3 */
4
5/*
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#ifndef __ASM_ARCH_MXC_COMMON_H__
12#define __ASM_ARCH_MXC_COMMON_H__
13
7b6d864b
RH
14#include <linux/reboot.h>
15
d48866fe 16struct irq_data;
282b13d0 17struct platform_device;
009e63f8 18struct pt_regs;
30c730f8 19struct clk;
876292d6 20struct device_node;
a1f1c7ef 21enum mxc_cpu_pwr_mode;
e57e4ab5 22struct of_device_id;
282b13d0 23
803648db
SG
24void mx1_map_io(void);
25void mx21_map_io(void);
803648db
SG
26void mx27_map_io(void);
27void mx31_map_io(void);
28void mx35_map_io(void);
803648db
SG
29void imx1_init_early(void);
30void imx21_init_early(void);
803648db
SG
31void imx27_init_early(void);
32void imx31_init_early(void);
33void imx35_init_early(void);
803648db 34void mxc_init_irq(void __iomem *);
803648db
SG
35void mx1_init_irq(void);
36void mx21_init_irq(void);
803648db
SG
37void mx27_init_irq(void);
38void mx31_init_irq(void);
39void mx35_init_irq(void);
803648db
SG
40void imx1_soc_init(void);
41void imx21_soc_init(void);
803648db
SG
42void imx27_soc_init(void);
43void imx31_soc_init(void);
44void imx35_soc_init(void);
803648db 45void epit_timer_init(void __iomem *base, int irq);
803648db
SG
46int mx1_clocks_init(unsigned long fref);
47int mx21_clocks_init(unsigned long lref, unsigned long fref);
803648db
SG
48int mx27_clocks_init(unsigned long fref);
49int mx31_clocks_init(unsigned long fref);
50int mx35_clocks_init(void);
803648db
SG
51int mx31_clocks_init_dt(void);
52struct platform_device *mxc_register_gpio(char *name, int id,
b78d8e59 53 resource_size_t iobase, resource_size_t iosize, int irq, int irq_high);
803648db
SG
54void mxc_set_cpu_type(unsigned int type);
55void mxc_restart(enum reboot_mode, const char *);
56void mxc_arch_reset_init(void __iomem *);
6f98cb22 57void imx1_reset_init(void __iomem *);
803648db 58void imx_set_aips(void __iomem *);
e57e4ab5 59void imx_aips_allow_unprivileged_access(const char *compat);
803648db 60int mxc_device_init(void);
bfefdff8 61void imx_set_soc_revision(unsigned int rev);
f1c6f314 62void imx_init_revision_from_anatop(void);
a2887546 63struct device *imx_soc_device_init(void);
05136f08 64void imx6_enable_rbc(bool enable);
14517564 65void imx_gpc_check_dt(void);
05136f08
AH
66void imx_gpc_set_arm_power_in_lpm(bool power_off);
67void imx_gpc_set_arm_power_up_timing(u32 sw2iso, u32 sw);
68void imx_gpc_set_arm_power_down_timing(u32 sw2iso, u32 sw);
8c4300c2 69void imx25_pm_init(void);
48e076da 70void imx27_pm_init(void);
73d2b4cd 71
41e7daf2
SG
72enum mxc_cpu_pwr_mode {
73 WAIT_CLOCKED, /* wfi only */
74 WAIT_UNCLOCKED, /* WAIT */
75 WAIT_UNCLOCKED_POWER_OFF, /* WAIT + SRPG */
76 STOP_POWER_ON, /* just STOP */
77 STOP_POWER_OFF, /* STOP + SRPG */
78};
79
3ac804e3
FE
80enum mx3_cpu_pwr_mode {
81 MX3_RUN,
82 MX3_WAIT,
83 MX3_DOZE,
84 MX3_SLEEP,
85};
86
803648db 87void mx3_cpu_lp_set(enum mx3_cpu_pwr_mode mode);
b6de943b 88
803648db
SG
89void imx_enable_cpu(int cpu, bool enable);
90void imx_set_cpu_jump(int cpu, void *jump_addr);
91u32 imx_get_cpu_arg(int cpu);
92void imx_set_cpu_arg(int cpu, u32 arg);
69c31b7a 93#ifdef CONFIG_SMP
803648db
SG
94void v7_secondary_startup(void);
95void imx_scu_map_io(void);
96void imx_smp_prepare(void);
13eed989
SG
97#else
98static inline void imx_scu_map_io(void) {}
a1f1c7ef 99static inline void imx_smp_prepare(void) {}
69c31b7a 100#endif
803648db 101void imx_src_init(void);
80c0ecdc 102void imx_gpc_pre_suspend(bool arm_power_off);
803648db
SG
103void imx_gpc_post_resume(void);
104void imx_gpc_mask_all(void);
105void imx_gpc_restore_all(void);
65bb688a
MZ
106void imx_gpc_hwirq_mask(unsigned int hwirq);
107void imx_gpc_hwirq_unmask(unsigned int hwirq);
803648db
SG
108void imx_anatop_init(void);
109void imx_anatop_pre_suspend(void);
110void imx_anatop_post_resume(void);
8fb76a07 111int imx6_set_lpm(enum mxc_cpu_pwr_mode mode);
dfea953a 112void imx6q_set_int_mem_clk_lpm(bool enable);
751f7e99 113void imx6sl_set_wait_clk(bool enter);
ec336b28 114int imx_mmdc_get_ddr_type(void);
803648db
SG
115
116void imx_cpu_die(unsigned int cpu);
117int imx_cpu_kill(unsigned int cpu);
e4f2d979 118
c356bdb4
SG
119#ifdef CONFIG_SUSPEND
120void v7_cpu_resume(void);
1579c7b9
MF
121void imx53_suspend(void __iomem *ocram_vbase);
122extern const u32 imx53_suspend_sz;
df595746 123void imx6_suspend(void __iomem *ocram_vbase);
c356bdb4
SG
124#else
125static inline void v7_cpu_resume(void) {}
1579c7b9
MF
126static inline void imx53_suspend(void __iomem *ocram_vbase) {}
127static const u32 imx53_suspend_sz;
c356bdb4
SG
128static inline void imx6_suspend(void __iomem *ocram_vbase) {}
129#endif
130
35e2916f 131void imx6_pm_ccm_init(const char *ccm_compat);
803648db 132void imx6q_pm_init(void);
df595746
AH
133void imx6dl_pm_init(void);
134void imx6sl_pm_init(void);
ff843d62 135void imx6sx_pm_init(void);
ee4a5f83 136void imx6ul_pm_init(void);
df595746 137
28a9f3b0 138#ifdef CONFIG_PM
36b66c3f
SG
139void imx51_pm_init(void);
140void imx53_pm_init(void);
46ec1b26 141#else
36b66c3f
SG
142static inline void imx51_pm_init(void) {}
143static inline void imx53_pm_init(void) {}
46ec1b26
EM
144#endif
145
8321b758 146#ifdef CONFIG_NEON
803648db 147int mx51_neon_fixup(void);
8321b758
SG
148#else
149static inline int mx51_neon_fixup(void) { return 0; }
150#endif
151
e6a07569 152#ifdef CONFIG_CACHE_L2X0
803648db 153void imx_init_l2cache(void);
e6a07569
SG
154#else
155static inline void imx_init_l2cache(void) {}
156#endif
157
75305275
MY
158extern const struct smp_operations imx_smp_ops;
159extern const struct smp_operations ls1021a_smp_ops;
e4f2d979 160
52c543f9 161#endif
This page took 0.450529 seconds and 5 git commands to generate.