ARM: restart: remove local_irq_disable() from within arch_reset()
[deliverable/linux.git] / arch / arm / mach-omap1 / time.c
CommitLineData
1da177e4 1/*
3b59b6be 2 * linux/arch/arm/mach-omap1/time.c
1da177e4
LT
3 *
4 * OMAP Timers
5 *
6 * Copyright (C) 2004 Nokia Corporation
b3402cf5 7 * Partial timer rewrite and additional dynamic tick timer support by
1da177e4
LT
8 * Tony Lindgen <tony@atomide.com> and
9 * Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
10 *
11 * MPU timer code based on the older MPU timer code for OMAP
12 * Copyright (C) 2000 RidgeRun, Inc.
13 * Author: Greg Lonnon <glonnon@ridgerun.com>
14 *
15 * This program is free software; you can redistribute it and/or modify it
16 * under the terms of the GNU General Public License as published by the
17 * Free Software Foundation; either version 2 of the License, or (at your
18 * option) any later version.
19 *
20 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
21 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
22 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
23 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
26 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
27 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 *
31 * You should have received a copy of the GNU General Public License along
32 * with this program; if not, write to the Free Software Foundation, Inc.,
33 * 675 Mass Ave, Cambridge, MA 02139, USA.
34 */
35
1da177e4
LT
36#include <linux/kernel.h>
37#include <linux/init.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
40#include <linux/sched.h>
41#include <linux/spinlock.h>
075192ae
KH
42#include <linux/clk.h>
43#include <linux/err.h>
44#include <linux/clocksource.h>
45#include <linux/clockchips.h>
fced80c7 46#include <linux/io.h>
1da177e4
LT
47
48#include <asm/system.h>
a09e64fb 49#include <mach/hardware.h>
1da177e4
LT
50#include <asm/leds.h>
51#include <asm/irq.h>
f376ea17
TL
52#include <asm/sched_clock.h>
53
1da177e4
LT
54#include <asm/mach/irq.h>
55#include <asm/mach/time.h>
56
706afdda 57#include <plat/common.h>
1da177e4 58
05b5ca9b
TL
59#ifdef CONFIG_OMAP_MPU_TIMER
60
1da177e4
LT
61#define OMAP_MPU_TIMER_BASE OMAP_MPU_TIMER1_BASE
62#define OMAP_MPU_TIMER_OFFSET 0x100
63
1da177e4
LT
64typedef struct {
65 u32 cntl; /* CNTL_TIMER, R/W */
66 u32 load_tim; /* LOAD_TIM, W */
67 u32 read_tim; /* READ_TIM, R */
68} omap_mpu_timer_regs_t;
69
94113260 70#define omap_mpu_timer_base(n) \
111c7751 71((omap_mpu_timer_regs_t __iomem *)OMAP1_IO_ADDRESS(OMAP_MPU_TIMER_BASE + \
1da177e4
LT
72 (n)*OMAP_MPU_TIMER_OFFSET))
73
f376ea17 74static inline unsigned long notrace omap_mpu_timer_read(int nr)
1da177e4 75{
111c7751
RK
76 omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
77 return readl(&timer->read_tim);
1da177e4
LT
78}
79
075192ae 80static inline void omap_mpu_set_autoreset(int nr)
1da177e4 81{
111c7751 82 omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
1da177e4 83
111c7751 84 writel(readl(&timer->cntl) | MPU_TIMER_AR, &timer->cntl);
1da177e4
LT
85}
86
075192ae 87static inline void omap_mpu_remove_autoreset(int nr)
1da177e4 88{
111c7751 89 omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
1da177e4 90
111c7751 91 writel(readl(&timer->cntl) & ~MPU_TIMER_AR, &timer->cntl);
1da177e4
LT
92}
93
075192ae
KH
94static inline void omap_mpu_timer_start(int nr, unsigned long load_val,
95 int autoreset)
96{
111c7751
RK
97 omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
98 unsigned int timerflags = MPU_TIMER_CLOCK_ENABLE | MPU_TIMER_ST;
075192ae 99
111c7751
RK
100 if (autoreset)
101 timerflags |= MPU_TIMER_AR;
075192ae 102
111c7751 103 writel(MPU_TIMER_CLOCK_ENABLE, &timer->cntl);
075192ae 104 udelay(1);
111c7751 105 writel(load_val, &timer->load_tim);
075192ae 106 udelay(1);
111c7751 107 writel(timerflags, &timer->cntl);
075192ae 108}
1da177e4 109
06cad098
KH
110static inline void omap_mpu_timer_stop(int nr)
111{
111c7751 112 omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
06cad098 113
111c7751 114 writel(readl(&timer->cntl) & ~MPU_TIMER_ST, &timer->cntl);
06cad098
KH
115}
116
1da177e4 117/*
075192ae
KH
118 * ---------------------------------------------------------------------------
119 * MPU timer 1 ... count down to zero, interrupt, reload
120 * ---------------------------------------------------------------------------
1da177e4 121 */
075192ae 122static int omap_mpu_set_next_event(unsigned long cycles,
06cad098 123 struct clock_event_device *evt)
1da177e4 124{
075192ae
KH
125 omap_mpu_timer_start(0, cycles, 0);
126 return 0;
127}
1da177e4 128
075192ae
KH
129static void omap_mpu_set_mode(enum clock_event_mode mode,
130 struct clock_event_device *evt)
131{
132 switch (mode) {
133 case CLOCK_EVT_MODE_PERIODIC:
134 omap_mpu_set_autoreset(0);
135 break;
136 case CLOCK_EVT_MODE_ONESHOT:
06cad098 137 omap_mpu_timer_stop(0);
075192ae
KH
138 omap_mpu_remove_autoreset(0);
139 break;
140 case CLOCK_EVT_MODE_UNUSED:
141 case CLOCK_EVT_MODE_SHUTDOWN:
18de5bc4 142 case CLOCK_EVT_MODE_RESUME:
075192ae
KH
143 break;
144 }
1da177e4
LT
145}
146
075192ae
KH
147static struct clock_event_device clockevent_mpu_timer1 = {
148 .name = "mpu_timer1",
c6b349ed 149 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
075192ae
KH
150 .shift = 32,
151 .set_next_event = omap_mpu_set_next_event,
152 .set_mode = omap_mpu_set_mode,
153};
154
155static irqreturn_t omap_mpu_timer1_interrupt(int irq, void *dev_id)
1da177e4 156{
075192ae 157 struct clock_event_device *evt = &clockevent_mpu_timer1;
1da177e4 158
075192ae 159 evt->event_handler(evt);
1da177e4
LT
160
161 return IRQ_HANDLED;
162}
163
075192ae
KH
164static struct irqaction omap_mpu_timer1_irq = {
165 .name = "mpu_timer1",
b30fabad 166 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
075192ae 167 .handler = omap_mpu_timer1_interrupt,
1da177e4
LT
168};
169
075192ae
KH
170static __init void omap_init_mpu_timer(unsigned long rate)
171{
075192ae
KH
172 setup_irq(INT_TIMER1, &omap_mpu_timer1_irq);
173 omap_mpu_timer_start(0, (rate / HZ) - 1, 1);
174
175 clockevent_mpu_timer1.mult = div_sc(rate, NSEC_PER_SEC,
176 clockevent_mpu_timer1.shift);
177 clockevent_mpu_timer1.max_delta_ns =
178 clockevent_delta2ns(-1, &clockevent_mpu_timer1);
179 clockevent_mpu_timer1.min_delta_ns =
180 clockevent_delta2ns(1, &clockevent_mpu_timer1);
181
320ab2b0 182 clockevent_mpu_timer1.cpumask = cpumask_of(0);
075192ae
KH
183 clockevents_register_device(&clockevent_mpu_timer1);
184}
185
186
187/*
188 * ---------------------------------------------------------------------------
189 * MPU timer 2 ... free running 32-bit clock source and scheduler clock
190 * ---------------------------------------------------------------------------
191 */
192
f376ea17
TL
193static DEFINE_CLOCK_DATA(cd);
194
4912cf04
TL
195static inline unsigned long long notrace _omap_mpu_sched_clock(void)
196{
933e54a5 197 u32 cyc = ~omap_mpu_timer_read(1);
4912cf04
TL
198 return cyc_to_sched_clock(&cd, cyc, (u32)~0);
199}
200
201#ifndef CONFIG_OMAP_32K_TIMER
202unsigned long long notrace sched_clock(void)
203{
204 return _omap_mpu_sched_clock();
205}
206#else
207static unsigned long long notrace omap_mpu_sched_clock(void)
208{
209 return _omap_mpu_sched_clock();
210}
211#endif
212
f376ea17
TL
213static void notrace mpu_update_sched_clock(void)
214{
933e54a5 215 u32 cyc = ~omap_mpu_timer_read(1);
f376ea17
TL
216 update_sched_clock(&cd, cyc, (u32)~0);
217}
218
075192ae
KH
219static void __init omap_init_clocksource(unsigned long rate)
220{
933e54a5 221 omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(1);
075192ae
KH
222 static char err[] __initdata = KERN_ERR
223 "%s: can't register clocksource!\n";
224
075192ae 225 omap_mpu_timer_start(1, ~0, 1);
f376ea17 226 init_sched_clock(&cd, mpu_update_sched_clock, 32, rate);
075192ae 227
933e54a5
RK
228 if (clocksource_mmio_init(&timer->read_tim, "mpu_timer2", rate,
229 300, 32, clocksource_mmio_readl_down))
230 printk(err, "mpu_timer2");
1da177e4
LT
231}
232
05b5ca9b 233static void __init omap_mpu_timer_init(void)
1da177e4 234{
075192ae
KH
235 struct clk *ck_ref = clk_get(NULL, "ck_ref");
236 unsigned long rate;
237
238 BUG_ON(IS_ERR(ck_ref));
239
240 rate = clk_get_rate(ck_ref);
241 clk_put(ck_ref);
242
243 /* PTV = 0 */
244 rate /= 2;
245
246 omap_init_mpu_timer(rate);
247 omap_init_clocksource(rate);
05b5ca9b
TL
248}
249
250#else
251static inline void omap_mpu_timer_init(void)
252{
253 pr_err("Bogus timer, should not happen\n");
254}
255#endif /* CONFIG_OMAP_MPU_TIMER */
256
4912cf04
TL
257#if defined(CONFIG_OMAP_MPU_TIMER) && defined(CONFIG_OMAP_32K_TIMER)
258static unsigned long long (*preferred_sched_clock)(void);
259
260unsigned long long notrace sched_clock(void)
261{
262 if (!preferred_sched_clock)
263 return 0;
264
265 return preferred_sched_clock();
266}
267
268static inline void preferred_sched_clock_init(bool use_32k_sched_clock)
269{
270 if (use_32k_sched_clock)
271 preferred_sched_clock = omap_32k_sched_clock;
272 else
273 preferred_sched_clock = omap_mpu_sched_clock;
274}
275#else
276static inline void preferred_sched_clock_init(bool use_32k_sched_clcok)
277{
278}
279#endif
280
05b5ca9b
TL
281static inline int omap_32k_timer_usable(void)
282{
283 int res = false;
284
285 if (cpu_is_omap730() || cpu_is_omap15xx())
286 return res;
287
288#ifdef CONFIG_OMAP_32K_TIMER
289 res = omap_32k_timer_init();
290#endif
291
292 return res;
293}
294
295/*
296 * ---------------------------------------------------------------------------
297 * Timer initialization
298 * ---------------------------------------------------------------------------
299 */
e74984e4 300static void __init omap1_timer_init(void)
05b5ca9b 301{
4912cf04
TL
302 if (omap_32k_timer_usable()) {
303 preferred_sched_clock_init(1);
304 } else {
05b5ca9b 305 omap_mpu_timer_init();
4912cf04
TL
306 preferred_sched_clock_init(0);
307 }
1da177e4
LT
308}
309
e74984e4
TL
310struct sys_timer omap1_timer = {
311 .init = omap1_timer_init,
1da177e4 312};
This page took 0.558197 seconds and 5 git commands to generate.