clockevents: export clockevents_config_and_register for module use
[deliverable/linux.git] / arch / arm / mach-omap1 / time.c
CommitLineData
1da177e4 1/*
3b59b6be 2 * linux/arch/arm/mach-omap1/time.c
1da177e4
LT
3 *
4 * OMAP Timers
5 *
6 * Copyright (C) 2004 Nokia Corporation
b3402cf5 7 * Partial timer rewrite and additional dynamic tick timer support by
1da177e4
LT
8 * Tony Lindgen <tony@atomide.com> and
9 * Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
10 *
11 * MPU timer code based on the older MPU timer code for OMAP
12 * Copyright (C) 2000 RidgeRun, Inc.
13 * Author: Greg Lonnon <glonnon@ridgerun.com>
14 *
15 * This program is free software; you can redistribute it and/or modify it
16 * under the terms of the GNU General Public License as published by the
17 * Free Software Foundation; either version 2 of the License, or (at your
18 * option) any later version.
19 *
20 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
21 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
22 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
23 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
26 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
27 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 *
31 * You should have received a copy of the GNU General Public License along
32 * with this program; if not, write to the Free Software Foundation, Inc.,
33 * 675 Mass Ave, Cambridge, MA 02139, USA.
34 */
35
1da177e4
LT
36#include <linux/kernel.h>
37#include <linux/init.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
1da177e4 40#include <linux/spinlock.h>
075192ae
KH
41#include <linux/clk.h>
42#include <linux/err.h>
43#include <linux/clocksource.h>
44#include <linux/clockchips.h>
fced80c7 45#include <linux/io.h>
1da177e4 46
1da177e4 47#include <asm/irq.h>
f376ea17
TL
48#include <asm/sched_clock.h>
49
2e3ee9f4 50#include <mach/hardware.h>
1da177e4
LT
51#include <asm/mach/irq.h>
52#include <asm/mach/time.h>
53
2e3ee9f4 54#include "iomap.h"
4e65331c 55#include "common.h"
1da177e4 56
05b5ca9b
TL
57#ifdef CONFIG_OMAP_MPU_TIMER
58
1da177e4
LT
59#define OMAP_MPU_TIMER_BASE OMAP_MPU_TIMER1_BASE
60#define OMAP_MPU_TIMER_OFFSET 0x100
61
1da177e4
LT
62typedef struct {
63 u32 cntl; /* CNTL_TIMER, R/W */
64 u32 load_tim; /* LOAD_TIM, W */
65 u32 read_tim; /* READ_TIM, R */
66} omap_mpu_timer_regs_t;
67
94113260 68#define omap_mpu_timer_base(n) \
111c7751 69((omap_mpu_timer_regs_t __iomem *)OMAP1_IO_ADDRESS(OMAP_MPU_TIMER_BASE + \
1da177e4
LT
70 (n)*OMAP_MPU_TIMER_OFFSET))
71
f376ea17 72static inline unsigned long notrace omap_mpu_timer_read(int nr)
1da177e4 73{
111c7751
RK
74 omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
75 return readl(&timer->read_tim);
1da177e4
LT
76}
77
075192ae 78static inline void omap_mpu_set_autoreset(int nr)
1da177e4 79{
111c7751 80 omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
1da177e4 81
111c7751 82 writel(readl(&timer->cntl) | MPU_TIMER_AR, &timer->cntl);
1da177e4
LT
83}
84
075192ae 85static inline void omap_mpu_remove_autoreset(int nr)
1da177e4 86{
111c7751 87 omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
1da177e4 88
111c7751 89 writel(readl(&timer->cntl) & ~MPU_TIMER_AR, &timer->cntl);
1da177e4
LT
90}
91
075192ae
KH
92static inline void omap_mpu_timer_start(int nr, unsigned long load_val,
93 int autoreset)
94{
111c7751
RK
95 omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
96 unsigned int timerflags = MPU_TIMER_CLOCK_ENABLE | MPU_TIMER_ST;
075192ae 97
111c7751
RK
98 if (autoreset)
99 timerflags |= MPU_TIMER_AR;
075192ae 100
111c7751 101 writel(MPU_TIMER_CLOCK_ENABLE, &timer->cntl);
075192ae 102 udelay(1);
111c7751 103 writel(load_val, &timer->load_tim);
075192ae 104 udelay(1);
111c7751 105 writel(timerflags, &timer->cntl);
075192ae 106}
1da177e4 107
06cad098
KH
108static inline void omap_mpu_timer_stop(int nr)
109{
111c7751 110 omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
06cad098 111
111c7751 112 writel(readl(&timer->cntl) & ~MPU_TIMER_ST, &timer->cntl);
06cad098
KH
113}
114
1da177e4 115/*
075192ae
KH
116 * ---------------------------------------------------------------------------
117 * MPU timer 1 ... count down to zero, interrupt, reload
118 * ---------------------------------------------------------------------------
1da177e4 119 */
075192ae 120static int omap_mpu_set_next_event(unsigned long cycles,
06cad098 121 struct clock_event_device *evt)
1da177e4 122{
075192ae
KH
123 omap_mpu_timer_start(0, cycles, 0);
124 return 0;
125}
1da177e4 126
075192ae
KH
127static void omap_mpu_set_mode(enum clock_event_mode mode,
128 struct clock_event_device *evt)
129{
130 switch (mode) {
131 case CLOCK_EVT_MODE_PERIODIC:
132 omap_mpu_set_autoreset(0);
133 break;
134 case CLOCK_EVT_MODE_ONESHOT:
06cad098 135 omap_mpu_timer_stop(0);
075192ae
KH
136 omap_mpu_remove_autoreset(0);
137 break;
138 case CLOCK_EVT_MODE_UNUSED:
139 case CLOCK_EVT_MODE_SHUTDOWN:
18de5bc4 140 case CLOCK_EVT_MODE_RESUME:
075192ae
KH
141 break;
142 }
1da177e4
LT
143}
144
075192ae
KH
145static struct clock_event_device clockevent_mpu_timer1 = {
146 .name = "mpu_timer1",
c6b349ed 147 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
075192ae
KH
148 .shift = 32,
149 .set_next_event = omap_mpu_set_next_event,
150 .set_mode = omap_mpu_set_mode,
151};
152
153static irqreturn_t omap_mpu_timer1_interrupt(int irq, void *dev_id)
1da177e4 154{
075192ae 155 struct clock_event_device *evt = &clockevent_mpu_timer1;
1da177e4 156
075192ae 157 evt->event_handler(evt);
1da177e4
LT
158
159 return IRQ_HANDLED;
160}
161
075192ae
KH
162static struct irqaction omap_mpu_timer1_irq = {
163 .name = "mpu_timer1",
b30fabad 164 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
075192ae 165 .handler = omap_mpu_timer1_interrupt,
1da177e4
LT
166};
167
075192ae
KH
168static __init void omap_init_mpu_timer(unsigned long rate)
169{
075192ae
KH
170 setup_irq(INT_TIMER1, &omap_mpu_timer1_irq);
171 omap_mpu_timer_start(0, (rate / HZ) - 1, 1);
172
173 clockevent_mpu_timer1.mult = div_sc(rate, NSEC_PER_SEC,
174 clockevent_mpu_timer1.shift);
175 clockevent_mpu_timer1.max_delta_ns =
176 clockevent_delta2ns(-1, &clockevent_mpu_timer1);
177 clockevent_mpu_timer1.min_delta_ns =
178 clockevent_delta2ns(1, &clockevent_mpu_timer1);
179
320ab2b0 180 clockevent_mpu_timer1.cpumask = cpumask_of(0);
075192ae
KH
181 clockevents_register_device(&clockevent_mpu_timer1);
182}
183
184
185/*
186 * ---------------------------------------------------------------------------
187 * MPU timer 2 ... free running 32-bit clock source and scheduler clock
188 * ---------------------------------------------------------------------------
189 */
190
2f0778af 191static u32 notrace omap_mpu_read_sched_clock(void)
f376ea17 192{
2f0778af 193 return ~omap_mpu_timer_read(1);
f376ea17
TL
194}
195
075192ae
KH
196static void __init omap_init_clocksource(unsigned long rate)
197{
933e54a5 198 omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(1);
075192ae
KH
199 static char err[] __initdata = KERN_ERR
200 "%s: can't register clocksource!\n";
201
075192ae 202 omap_mpu_timer_start(1, ~0, 1);
2f0778af 203 setup_sched_clock(omap_mpu_read_sched_clock, 32, rate);
075192ae 204
933e54a5
RK
205 if (clocksource_mmio_init(&timer->read_tim, "mpu_timer2", rate,
206 300, 32, clocksource_mmio_readl_down))
207 printk(err, "mpu_timer2");
1da177e4
LT
208}
209
05b5ca9b 210static void __init omap_mpu_timer_init(void)
1da177e4 211{
075192ae
KH
212 struct clk *ck_ref = clk_get(NULL, "ck_ref");
213 unsigned long rate;
214
215 BUG_ON(IS_ERR(ck_ref));
216
217 rate = clk_get_rate(ck_ref);
218 clk_put(ck_ref);
219
220 /* PTV = 0 */
221 rate /= 2;
222
223 omap_init_mpu_timer(rate);
224 omap_init_clocksource(rate);
05b5ca9b
TL
225}
226
227#else
228static inline void omap_mpu_timer_init(void)
229{
230 pr_err("Bogus timer, should not happen\n");
231}
232#endif /* CONFIG_OMAP_MPU_TIMER */
233
05b5ca9b
TL
234/*
235 * ---------------------------------------------------------------------------
236 * Timer initialization
237 * ---------------------------------------------------------------------------
238 */
e74984e4 239static void __init omap1_timer_init(void)
05b5ca9b 240{
18799911 241 if (omap_32k_timer_init() != 0)
05b5ca9b 242 omap_mpu_timer_init();
1da177e4
LT
243}
244
e74984e4
TL
245struct sys_timer omap1_timer = {
246 .init = omap1_timer_init,
1da177e4 247};
This page took 0.578546 seconds and 5 git commands to generate.