ARM: OMAP: cleanup struct omap_board_config_kernel
[deliverable/linux.git] / arch / arm / mach-omap2 / board-omap3evm.c
CommitLineData
53c5ec31
SMK
1/*
2 * linux/arch/arm/mach-omap2/board-omap3evm.c
3 *
4 * Copyright (C) 2008 Texas Instruments
5 *
6 * Modified from mach-omap2/board-3430sdp.c
7 *
8 * Initial code: Syed Mohammed Khasim
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
15#include <linux/kernel.h>
16#include <linux/init.h>
17#include <linux/platform_device.h>
18#include <linux/delay.h>
19#include <linux/err.h>
20#include <linux/clk.h>
21#include <linux/gpio.h>
22#include <linux/input.h>
6135434a 23#include <linux/input/matrix_keypad.h>
53c5ec31 24#include <linux/leds.h>
562138a4 25#include <linux/interrupt.h>
53c5ec31 26
dc42c8bd
ZC
27#include <linux/mtd/mtd.h>
28#include <linux/mtd/partitions.h>
29#include <linux/mtd/nand.h>
30
53c5ec31
SMK
31#include <linux/spi/spi.h>
32#include <linux/spi/ads7846.h>
ebeb53e1 33#include <linux/i2c/twl.h>
e8e2ff46 34#include <linux/usb/otg.h>
562138a4 35#include <linux/smsc911x.h>
53c5ec31 36
741927f7
ER
37#include <linux/wl12xx.h>
38#include <linux/regulator/fixed.h>
1a7ec135 39#include <linux/regulator/machine.h>
3a63833e 40#include <linux/mmc/host.h>
dc28094b 41#include <linux/export.h>
1a7ec135 42
53c5ec31
SMK
43#include <mach/hardware.h>
44#include <asm/mach-types.h>
45#include <asm/mach/arch.h>
46#include <asm/mach/map.h>
47
ce491cf8 48#include <plat/usb.h>
dc42c8bd 49#include <plat/nand.h>
4e65331c 50#include "common.h"
ce491cf8 51#include <plat/mcspi.h>
a0b38cc4 52#include <video/omapdss.h>
dac8eb5f 53#include <video/omap-panel-tfp410.h>
53c5ec31 54
ca5742bd 55#include "mux.h"
53c5ec31 56#include "sdram-micron-mt46h32m32lf-6.h"
d02a900b 57#include "hsmmc.h"
96974a24 58#include "common-board-devices.h"
53c5ec31 59
c31cc1b7 60#define OMAP3_EVM_TS_GPIO 175
e8e51d29
AKG
61#define OMAP3_EVM_EHCI_VBUS 22
62#define OMAP3_EVM_EHCI_SELECT 61
53c5ec31
SMK
63
64#define OMAP3EVM_ETHR_START 0x2c000000
65#define OMAP3EVM_ETHR_SIZE 1024
db408023 66#define OMAP3EVM_ETHR_ID_REV 0x50
53c5ec31 67#define OMAP3EVM_ETHR_GPIO_IRQ 176
562138a4 68#define OMAP3EVM_SMSC911X_CS 5
9bc64b89
VH
69/*
70 * Eth Reset signal
71 * 64 = Generation 1 (<=RevD)
72 * 7 = Generation 2 (>=RevE)
73 */
74#define OMAP3EVM_GEN1_ETHR_GPIO_RST 64
75#define OMAP3EVM_GEN2_ETHR_GPIO_RST 7
53c5ec31 76
db408023
AKG
77static u8 omap3_evm_version;
78
79u8 get_omap3_evm_rev(void)
80{
81 return omap3_evm_version;
82}
83EXPORT_SYMBOL(get_omap3_evm_rev);
84
85static void __init omap3_evm_get_revision(void)
86{
87 void __iomem *ioaddr;
88 unsigned int smsc_id;
89
90 /* Ethernet PHY ID is stored at ID_REV register */
91 ioaddr = ioremap_nocache(OMAP3EVM_ETHR_START, SZ_1K);
92 if (!ioaddr)
93 return;
94 smsc_id = readl(ioaddr + OMAP3EVM_ETHR_ID_REV) & 0xFFFF0000;
95 iounmap(ioaddr);
96
97 switch (smsc_id) {
98 /*SMSC9115 chipset*/
99 case 0x01150000:
100 omap3_evm_version = OMAP3EVM_BOARD_GEN_1;
101 break;
102 /*SMSC 9220 chipset*/
103 case 0x92200000:
104 default:
105 omap3_evm_version = OMAP3EVM_BOARD_GEN_2;
106 }
107}
108
562138a4 109#if defined(CONFIG_SMSC911X) || defined(CONFIG_SMSC911X_MODULE)
21b42731 110#include <plat/gpmc-smsc911x.h>
53c5ec31 111
21b42731
MR
112static struct omap_smsc911x_platform_data smsc911x_cfg = {
113 .cs = OMAP3EVM_SMSC911X_CS,
114 .gpio_irq = OMAP3EVM_ETHR_GPIO_IRQ,
115 .gpio_reset = -EINVAL,
116 .flags = SMSC911X_USE_32BIT | SMSC911X_SAVE_MAC_ADDRESS,
53c5ec31
SMK
117};
118
562138a4 119static inline void __init omap3evm_init_smsc911x(void)
53c5ec31 120{
9bc64b89
VH
121 /* Configure ethernet controller reset gpio */
122 if (cpu_is_omap3430()) {
21b42731
MR
123 if (get_omap3_evm_rev() == OMAP3EVM_BOARD_GEN_1)
124 smsc911x_cfg.gpio_reset = OMAP3EVM_GEN1_ETHR_GPIO_RST;
125 else
126 smsc911x_cfg.gpio_reset = OMAP3EVM_GEN2_ETHR_GPIO_RST;
53c5ec31
SMK
127 }
128
21b42731 129 gpmc_smsc911x_init(&smsc911x_cfg);
53c5ec31
SMK
130}
131
562138a4
S
132#else
133static inline void __init omap3evm_init_smsc911x(void) { return; }
134#endif
135
703e3061
VH
136/*
137 * OMAP3EVM LCD Panel control signals
138 */
139#define OMAP3EVM_LCD_PANEL_LR 2
140#define OMAP3EVM_LCD_PANEL_UD 3
141#define OMAP3EVM_LCD_PANEL_INI 152
142#define OMAP3EVM_LCD_PANEL_ENVDD 153
143#define OMAP3EVM_LCD_PANEL_QVGA 154
144#define OMAP3EVM_LCD_PANEL_RESB 155
145#define OMAP3EVM_LCD_PANEL_BKLIGHT_GPIO 210
146#define OMAP3EVM_DVI_PANEL_EN_GPIO 199
147
bc593f5d
IG
148static struct gpio omap3_evm_dss_gpios[] __initdata = {
149 { OMAP3EVM_LCD_PANEL_RESB, GPIOF_OUT_INIT_HIGH, "lcd_panel_resb" },
150 { OMAP3EVM_LCD_PANEL_INI, GPIOF_OUT_INIT_HIGH, "lcd_panel_ini" },
151 { OMAP3EVM_LCD_PANEL_QVGA, GPIOF_OUT_INIT_LOW, "lcd_panel_qvga" },
152 { OMAP3EVM_LCD_PANEL_LR, GPIOF_OUT_INIT_HIGH, "lcd_panel_lr" },
153 { OMAP3EVM_LCD_PANEL_UD, GPIOF_OUT_INIT_HIGH, "lcd_panel_ud" },
154 { OMAP3EVM_LCD_PANEL_ENVDD, GPIOF_OUT_INIT_LOW, "lcd_panel_envdd" },
155};
156
703e3061
VH
157static int lcd_enabled;
158static int dvi_enabled;
159
160static void __init omap3_evm_display_init(void)
161{
162 int r;
163
bc593f5d
IG
164 r = gpio_request_array(omap3_evm_dss_gpios,
165 ARRAY_SIZE(omap3_evm_dss_gpios));
166 if (r)
167 printk(KERN_ERR "failed to get lcd_panel_* gpios\n");
703e3061
VH
168}
169
170static int omap3_evm_enable_lcd(struct omap_dss_device *dssdev)
171{
172 if (dvi_enabled) {
173 printk(KERN_ERR "cannot enable LCD, DVI is enabled\n");
174 return -EINVAL;
175 }
176 gpio_set_value(OMAP3EVM_LCD_PANEL_ENVDD, 0);
177
178 if (get_omap3_evm_rev() >= OMAP3EVM_BOARD_GEN_2)
f186e9b2 179 gpio_set_value_cansleep(OMAP3EVM_LCD_PANEL_BKLIGHT_GPIO, 0);
703e3061 180 else
f186e9b2 181 gpio_set_value_cansleep(OMAP3EVM_LCD_PANEL_BKLIGHT_GPIO, 1);
703e3061
VH
182
183 lcd_enabled = 1;
184 return 0;
185}
186
187static void omap3_evm_disable_lcd(struct omap_dss_device *dssdev)
188{
189 gpio_set_value(OMAP3EVM_LCD_PANEL_ENVDD, 1);
190
191 if (get_omap3_evm_rev() >= OMAP3EVM_BOARD_GEN_2)
f186e9b2 192 gpio_set_value_cansleep(OMAP3EVM_LCD_PANEL_BKLIGHT_GPIO, 1);
703e3061 193 else
f186e9b2 194 gpio_set_value_cansleep(OMAP3EVM_LCD_PANEL_BKLIGHT_GPIO, 0);
703e3061
VH
195
196 lcd_enabled = 0;
197}
198
199static struct omap_dss_device omap3_evm_lcd_device = {
200 .name = "lcd",
201 .driver_name = "sharp_ls_panel",
202 .type = OMAP_DISPLAY_TYPE_DPI,
203 .phy.dpi.data_lines = 18,
204 .platform_enable = omap3_evm_enable_lcd,
205 .platform_disable = omap3_evm_disable_lcd,
206};
207
208static int omap3_evm_enable_tv(struct omap_dss_device *dssdev)
209{
210 return 0;
211}
212
213static void omap3_evm_disable_tv(struct omap_dss_device *dssdev)
214{
215}
216
217static struct omap_dss_device omap3_evm_tv_device = {
218 .name = "tv",
219 .driver_name = "venc",
220 .type = OMAP_DISPLAY_TYPE_VENC,
221 .phy.venc.type = OMAP_DSS_VENC_TYPE_SVIDEO,
222 .platform_enable = omap3_evm_enable_tv,
223 .platform_disable = omap3_evm_disable_tv,
224};
225
2e6f2ee7 226static struct tfp410_platform_data dvi_panel = {
e813a55e 227 .power_down_gpio = OMAP3EVM_DVI_PANEL_EN_GPIO,
89747c91
BW
228};
229
703e3061
VH
230static struct omap_dss_device omap3_evm_dvi_device = {
231 .name = "dvi",
703e3061 232 .type = OMAP_DISPLAY_TYPE_DPI,
2e6f2ee7 233 .driver_name = "tfp410",
89747c91 234 .data = &dvi_panel,
703e3061 235 .phy.dpi.data_lines = 24,
703e3061
VH
236};
237
238static struct omap_dss_device *omap3_evm_dss_devices[] = {
239 &omap3_evm_lcd_device,
240 &omap3_evm_tv_device,
241 &omap3_evm_dvi_device,
242};
243
244static struct omap_dss_board_info omap3_evm_dss_data = {
245 .num_devices = ARRAY_SIZE(omap3_evm_dss_devices),
246 .devices = omap3_evm_dss_devices,
247 .default_device = &omap3_evm_lcd_device,
248};
249
786b01a8
OD
250static struct regulator_consumer_supply omap3evm_vmmc1_supply[] = {
251 REGULATOR_SUPPLY("vmmc", "omap_hsmmc.0"),
1a7ec135
MR
252};
253
786b01a8
OD
254static struct regulator_consumer_supply omap3evm_vsim_supply[] = {
255 REGULATOR_SUPPLY("vmmc_aux", "omap_hsmmc.0"),
1a7ec135
MR
256};
257
258/* VMMC1 for MMC1 pins CMD, CLK, DAT0..DAT3 (20 mA, plus card == max 220 mA) */
259static struct regulator_init_data omap3evm_vmmc1 = {
260 .constraints = {
261 .min_uV = 1850000,
262 .max_uV = 3150000,
263 .valid_modes_mask = REGULATOR_MODE_NORMAL
264 | REGULATOR_MODE_STANDBY,
265 .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE
266 | REGULATOR_CHANGE_MODE
267 | REGULATOR_CHANGE_STATUS,
268 },
786b01a8
OD
269 .num_consumer_supplies = ARRAY_SIZE(omap3evm_vmmc1_supply),
270 .consumer_supplies = omap3evm_vmmc1_supply,
1a7ec135
MR
271};
272
273/* VSIM for MMC1 pins DAT4..DAT7 (2 mA, plus card == max 50 mA) */
274static struct regulator_init_data omap3evm_vsim = {
275 .constraints = {
276 .min_uV = 1800000,
277 .max_uV = 3000000,
278 .valid_modes_mask = REGULATOR_MODE_NORMAL
279 | REGULATOR_MODE_STANDBY,
280 .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE
281 | REGULATOR_CHANGE_MODE
282 | REGULATOR_CHANGE_STATUS,
283 },
786b01a8
OD
284 .num_consumer_supplies = ARRAY_SIZE(omap3evm_vsim_supply),
285 .consumer_supplies = omap3evm_vsim_supply,
1a7ec135
MR
286};
287
68ff0423 288static struct omap2_hsmmc_info mmc[] = {
53c5ec31
SMK
289 {
290 .mmc = 1,
3a63833e 291 .caps = MMC_CAP_4_BIT_DATA,
53c5ec31
SMK
292 .gpio_cd = -EINVAL,
293 .gpio_wp = 63,
3b972bf0 294 .deferred = true,
53c5ec31 295 },
741927f7
ER
296#ifdef CONFIG_WL12XX_PLATFORM_DATA
297 {
298 .name = "wl1271",
aca6ad07 299 .mmc = 2,
741927f7
ER
300 .caps = MMC_CAP_4_BIT_DATA | MMC_CAP_POWER_OFF_CARD,
301 .gpio_wp = -EINVAL,
302 .gpio_cd = -EINVAL,
303 .nonremovable = true,
304 },
305#endif
53c5ec31
SMK
306 {} /* Terminator */
307};
308
309static struct gpio_led gpio_leds[] = {
310 {
311 .name = "omap3evm::ledb",
312 /* normally not visible (board underside) */
313 .default_trigger = "default-on",
314 .gpio = -EINVAL, /* gets replaced */
315 .active_low = true,
316 },
317};
318
319static struct gpio_led_platform_data gpio_led_info = {
320 .leds = gpio_leds,
321 .num_leds = ARRAY_SIZE(gpio_leds),
322};
323
324static struct platform_device leds_gpio = {
325 .name = "leds-gpio",
326 .id = -1,
327 .dev = {
328 .platform_data = &gpio_led_info,
329 },
330};
331
332
333static int omap3evm_twl_gpio_setup(struct device *dev,
334 unsigned gpio, unsigned ngpio)
335{
bc593f5d 336 int r, lcd_bl_en;
42fc8cab 337
53c5ec31 338 /* gpio + 0 is "mmc0_cd" (input/IRQ) */
53c5ec31 339 mmc[0].gpio_cd = gpio + 0;
3b972bf0 340 omap_hsmmc_late_init(mmc);
53c5ec31
SMK
341
342 /*
343 * Most GPIOs are for USB OTG. Some are mostly sent to
344 * the P2 connector; notably LEDA for the LCD backlight.
345 */
346
703e3061 347 /* TWL4030_GPIO_MAX + 0 == ledA, LCD Backlight control */
bc593f5d
IG
348 lcd_bl_en = get_omap3_evm_rev() >= OMAP3EVM_BOARD_GEN_2 ?
349 GPIOF_OUT_INIT_HIGH : GPIOF_OUT_INIT_LOW;
350 r = gpio_request_one(gpio + TWL4030_GPIO_MAX, lcd_bl_en, "EN_LCD_BKL");
42fc8cab
VH
351 if (r)
352 printk(KERN_ERR "failed to get/set lcd_bkl gpio\n");
703e3061
VH
353
354 /* gpio + 7 == DVI Enable */
bc593f5d 355 gpio_request_one(gpio + 7, GPIOF_OUT_INIT_LOW, "EN_DVI");
703e3061 356
53c5ec31 357 /* TWL4030_GPIO_MAX + 1 == ledB (out, active low LED) */
ebe8f7e5 358 gpio_leds[0].gpio = gpio + TWL4030_GPIO_MAX + 1;
53c5ec31
SMK
359
360 platform_device_register(&leds_gpio);
361
cb8ca589
ZC
362 /* Enable VBUS switch by setting TWL4030.GPIO2DIR as output
363 * for starting USB tranceiver
364 */
b103a2e2 365#ifdef CONFIG_TWL4030_CORE
cb8ca589
ZC
366 if (get_omap3_evm_rev() >= OMAP3EVM_BOARD_GEN_2) {
367 u8 val;
368
369 twl_i2c_read_u8(TWL4030_MODULE_GPIO, &val, REG_GPIODATADIR1);
370 val |= 0x04; /* TWL4030.GPIO2DIR BIT at GPIODATADIR1(0x9B) */
371 twl_i2c_write_u8(TWL4030_MODULE_GPIO, val, REG_GPIODATADIR1);
372 }
b103a2e2 373#endif
cb8ca589 374
53c5ec31
SMK
375 return 0;
376}
377
378static struct twl4030_gpio_platform_data omap3evm_gpio_data = {
379 .gpio_base = OMAP_MAX_GPIO_LINES,
380 .irq_base = TWL4030_GPIO_IRQ_BASE,
381 .irq_end = TWL4030_GPIO_IRQ_END,
382 .use_leds = true,
383 .setup = omap3evm_twl_gpio_setup,
384};
385
bead4375 386static uint32_t board_keymap[] = {
53c5ec31 387 KEY(0, 0, KEY_LEFT),
0621d756
SP
388 KEY(0, 1, KEY_DOWN),
389 KEY(0, 2, KEY_ENTER),
390 KEY(0, 3, KEY_M),
391
392 KEY(1, 0, KEY_RIGHT),
53c5ec31 393 KEY(1, 1, KEY_UP),
0621d756
SP
394 KEY(1, 2, KEY_I),
395 KEY(1, 3, KEY_N),
396
397 KEY(2, 0, KEY_A),
398 KEY(2, 1, KEY_E),
53c5ec31 399 KEY(2, 2, KEY_J),
0621d756
SP
400 KEY(2, 3, KEY_O),
401
402 KEY(3, 0, KEY_B),
403 KEY(3, 1, KEY_F),
404 KEY(3, 2, KEY_K),
53c5ec31
SMK
405 KEY(3, 3, KEY_P)
406};
407
4f543332
TL
408static struct matrix_keymap_data board_map_data = {
409 .keymap = board_keymap,
410 .keymap_size = ARRAY_SIZE(board_keymap),
411};
412
53c5ec31 413static struct twl4030_keypad_data omap3evm_kp_data = {
4f543332 414 .keymap_data = &board_map_data,
53c5ec31
SMK
415 .rows = 4,
416 .cols = 4,
53c5ec31
SMK
417 .rep = 1,
418};
419
410491d4 420/* ads7846 on SPI */
786b01a8
OD
421static struct regulator_consumer_supply omap3evm_vio_supply[] = {
422 REGULATOR_SUPPLY("vcc", "spi1.0"),
423};
410491d4
VH
424
425/* VIO for ads7846 */
426static struct regulator_init_data omap3evm_vio = {
427 .constraints = {
428 .min_uV = 1800000,
429 .max_uV = 1800000,
430 .apply_uV = true,
431 .valid_modes_mask = REGULATOR_MODE_NORMAL
432 | REGULATOR_MODE_STANDBY,
433 .valid_ops_mask = REGULATOR_CHANGE_MODE
434 | REGULATOR_CHANGE_STATUS,
435 },
786b01a8
OD
436 .num_consumer_supplies = ARRAY_SIZE(omap3evm_vio_supply),
437 .consumer_supplies = omap3evm_vio_supply,
410491d4
VH
438};
439
741927f7
ER
440#ifdef CONFIG_WL12XX_PLATFORM_DATA
441
442#define OMAP3EVM_WLAN_PMENA_GPIO (150)
443#define OMAP3EVM_WLAN_IRQ_GPIO (149)
444
786b01a8 445static struct regulator_consumer_supply omap3evm_vmmc2_supply[] = {
d19f579a 446 REGULATOR_SUPPLY("vmmc", "omap_hsmmc.1"),
786b01a8 447};
741927f7
ER
448
449/* VMMC2 for driving the WL12xx module */
450static struct regulator_init_data omap3evm_vmmc2 = {
451 .constraints = {
452 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
453 },
d19f579a 454 .num_consumer_supplies = ARRAY_SIZE(omap3evm_vmmc2_supply),
786b01a8 455 .consumer_supplies = omap3evm_vmmc2_supply,
741927f7
ER
456};
457
458static struct fixed_voltage_config omap3evm_vwlan = {
459 .supply_name = "vwl1271",
460 .microvolts = 1800000, /* 1.80V */
461 .gpio = OMAP3EVM_WLAN_PMENA_GPIO,
462 .startup_delay = 70000, /* 70ms */
463 .enable_high = 1,
464 .enabled_at_boot = 0,
465 .init_data = &omap3evm_vmmc2,
466};
467
aca6ad07 468static struct platform_device omap3evm_wlan_regulator = {
741927f7
ER
469 .name = "reg-fixed-voltage",
470 .id = 1,
471 .dev = {
472 .platform_data = &omap3evm_vwlan,
473 },
474};
475
476struct wl12xx_platform_data omap3evm_wlan_data __initdata = {
aca6ad07 477 .board_ref_clock = WL12XX_REFCLOCK_38, /* 38.4 MHz */
741927f7
ER
478};
479#endif
480
497af1f3
ZC
481/* VAUX2 for USB */
482static struct regulator_consumer_supply omap3evm_vaux2_supplies[] = {
483 REGULATOR_SUPPLY("VDD_CSIPHY1", "omap3isp"), /* OMAP ISP */
484 REGULATOR_SUPPLY("VDD_CSIPHY2", "omap3isp"), /* OMAP ISP */
485 REGULATOR_SUPPLY("hsusb1", "ehci-omap.0"),
486 REGULATOR_SUPPLY("vaux2", NULL),
487};
488
489static struct regulator_init_data omap3evm_vaux2 = {
490 .constraints = {
491 .min_uV = 2800000,
492 .max_uV = 2800000,
493 .apply_uV = true,
494 .valid_modes_mask = REGULATOR_MODE_NORMAL
495 | REGULATOR_MODE_STANDBY,
496 .valid_ops_mask = REGULATOR_CHANGE_MODE
497 | REGULATOR_CHANGE_STATUS,
498 },
499 .num_consumer_supplies = ARRAY_SIZE(omap3evm_vaux2_supplies),
500 .consumer_supplies = omap3evm_vaux2_supplies,
501};
502
53c5ec31 503static struct twl4030_platform_data omap3evm_twldata = {
53c5ec31
SMK
504 /* platform_data for children goes here */
505 .keypad = &omap3evm_kp_data,
53c5ec31 506 .gpio = &omap3evm_gpio_data,
410491d4 507 .vio = &omap3evm_vio,
fbd8071c
MR
508 .vmmc1 = &omap3evm_vmmc1,
509 .vsim = &omap3evm_vsim,
53c5ec31
SMK
510};
511
512static int __init omap3_evm_i2c_init(void)
513{
827ed9ae 514 omap3_pmic_get_config(&omap3evm_twldata,
b252b0ef
PU
515 TWL_COMMON_PDATA_USB | TWL_COMMON_PDATA_MADC |
516 TWL_COMMON_PDATA_AUDIO,
517 TWL_COMMON_REGULATOR_VDAC | TWL_COMMON_REGULATOR_VPLL2);
518
519 omap3evm_twldata.vdac->constraints.apply_uV = true;
520 omap3evm_twldata.vpll2->constraints.apply_uV = true;
521
fbd8071c 522 omap3_pmic_init("twl4030", &omap3evm_twldata);
53c5ec31
SMK
523 omap_register_i2c_bus(2, 400, NULL, 0);
524 omap_register_i2c_bus(3, 400, NULL, 0);
525 return 0;
526}
527
181b250c 528static struct usbhs_omap_board_data usbhs_bdata __initdata = {
58a5491c 529
181b250c
KM
530 .port_mode[0] = OMAP_USBHS_PORT_MODE_UNUSED,
531 .port_mode[1] = OMAP_EHCI_PORT_MODE_PHY,
532 .port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED,
58a5491c
FB
533
534 .phy_reset = true,
e8e51d29 535 /* PHY reset GPIO will be runtime programmed based on EVM version */
58a5491c 536 .reset_gpio_port[0] = -EINVAL,
e8e51d29 537 .reset_gpio_port[1] = -EINVAL,
58a5491c
FB
538 .reset_gpio_port[2] = -EINVAL
539};
540
ca5742bd 541#ifdef CONFIG_OMAP_MUX
904c545c 542static struct omap_board_mux omap35x_board_mux[] __initdata = {
aa6912d8 543 OMAP3_MUX(SYS_NIRQ, OMAP_MUX_MODE0 | OMAP_PIN_INPUT_PULLUP |
f3a8cde6 544 OMAP_PIN_OFF_INPUT_PULLUP | OMAP_PIN_OFF_OUTPUT_LOW |
aa6912d8 545 OMAP_PIN_OFF_WAKEUPENABLE),
87520aae 546 OMAP3_MUX(MCSPI1_CS1, OMAP_MUX_MODE4 | OMAP_PIN_INPUT_PULLUP |
854c122f
VH
547 OMAP_PIN_OFF_INPUT_PULLUP | OMAP_PIN_OFF_OUTPUT_LOW |
548 OMAP_PIN_OFF_WAKEUPENABLE),
9bc64b89
VH
549 OMAP3_MUX(SYS_BOOT5, OMAP_MUX_MODE4 | OMAP_PIN_INPUT_PULLUP |
550 OMAP_PIN_OFF_NONE),
551 OMAP3_MUX(GPMC_WAIT2, OMAP_MUX_MODE4 | OMAP_PIN_INPUT_PULLUP |
552 OMAP_PIN_OFF_NONE),
741927f7
ER
553#ifdef CONFIG_WL12XX_PLATFORM_DATA
554 /* WLAN IRQ - GPIO 149 */
aca6ad07 555 OMAP3_MUX(UART1_RTS, OMAP_MUX_MODE4 | OMAP_PIN_INPUT),
741927f7
ER
556
557 /* WLAN POWER ENABLE - GPIO 150 */
558 OMAP3_MUX(UART1_CTS, OMAP_MUX_MODE4 | OMAP_PIN_OUTPUT),
559
560 /* MMC2 SDIO pin muxes for WL12xx */
561 OMAP3_MUX(SDMMC2_CLK, OMAP_MUX_MODE0 | OMAP_PIN_INPUT_PULLUP),
562 OMAP3_MUX(SDMMC2_CMD, OMAP_MUX_MODE0 | OMAP_PIN_INPUT_PULLUP),
563 OMAP3_MUX(SDMMC2_DAT0, OMAP_MUX_MODE0 | OMAP_PIN_INPUT_PULLUP),
564 OMAP3_MUX(SDMMC2_DAT1, OMAP_MUX_MODE0 | OMAP_PIN_INPUT_PULLUP),
565 OMAP3_MUX(SDMMC2_DAT2, OMAP_MUX_MODE0 | OMAP_PIN_INPUT_PULLUP),
566 OMAP3_MUX(SDMMC2_DAT3, OMAP_MUX_MODE0 | OMAP_PIN_INPUT_PULLUP),
567#endif
ca5742bd
TL
568 { .reg_offset = OMAP_MUX_TERMINATOR },
569};
904c545c
VH
570
571static struct omap_board_mux omap36x_board_mux[] __initdata = {
aa6912d8 572 OMAP3_MUX(SYS_NIRQ, OMAP_MUX_MODE0 | OMAP_PIN_INPUT_PULLUP |
f3a8cde6 573 OMAP_PIN_OFF_INPUT_PULLUP | OMAP_PIN_OFF_OUTPUT_LOW |
aa6912d8 574 OMAP_PIN_OFF_WAKEUPENABLE),
87520aae 575 OMAP3_MUX(MCSPI1_CS1, OMAP_MUX_MODE4 | OMAP_PIN_INPUT_PULLUP |
854c122f
VH
576 OMAP_PIN_OFF_INPUT_PULLUP | OMAP_PIN_OFF_OUTPUT_LOW |
577 OMAP_PIN_OFF_WAKEUPENABLE),
904c545c
VH
578 /* AM/DM37x EVM: DSS data bus muxed with sys_boot */
579 OMAP3_MUX(DSS_DATA18, OMAP_MUX_MODE3 | OMAP_PIN_OFF_NONE),
580 OMAP3_MUX(DSS_DATA19, OMAP_MUX_MODE3 | OMAP_PIN_OFF_NONE),
581 OMAP3_MUX(DSS_DATA22, OMAP_MUX_MODE3 | OMAP_PIN_OFF_NONE),
582 OMAP3_MUX(DSS_DATA21, OMAP_MUX_MODE3 | OMAP_PIN_OFF_NONE),
583 OMAP3_MUX(DSS_DATA22, OMAP_MUX_MODE3 | OMAP_PIN_OFF_NONE),
584 OMAP3_MUX(DSS_DATA23, OMAP_MUX_MODE3 | OMAP_PIN_OFF_NONE),
585 OMAP3_MUX(SYS_BOOT0, OMAP_MUX_MODE3 | OMAP_PIN_OFF_NONE),
586 OMAP3_MUX(SYS_BOOT1, OMAP_MUX_MODE3 | OMAP_PIN_OFF_NONE),
587 OMAP3_MUX(SYS_BOOT3, OMAP_MUX_MODE3 | OMAP_PIN_OFF_NONE),
588 OMAP3_MUX(SYS_BOOT4, OMAP_MUX_MODE3 | OMAP_PIN_OFF_NONE),
589 OMAP3_MUX(SYS_BOOT5, OMAP_MUX_MODE3 | OMAP_PIN_OFF_NONE),
590 OMAP3_MUX(SYS_BOOT6, OMAP_MUX_MODE3 | OMAP_PIN_OFF_NONE),
aca6ad07
ER
591#ifdef CONFIG_WL12XX_PLATFORM_DATA
592 /* WLAN IRQ - GPIO 149 */
593 OMAP3_MUX(UART1_RTS, OMAP_MUX_MODE4 | OMAP_PIN_INPUT),
594
595 /* WLAN POWER ENABLE - GPIO 150 */
596 OMAP3_MUX(UART1_CTS, OMAP_MUX_MODE4 | OMAP_PIN_OUTPUT),
597
598 /* MMC2 SDIO pin muxes for WL12xx */
599 OMAP3_MUX(SDMMC2_CLK, OMAP_MUX_MODE0 | OMAP_PIN_INPUT_PULLUP),
600 OMAP3_MUX(SDMMC2_CMD, OMAP_MUX_MODE0 | OMAP_PIN_INPUT_PULLUP),
601 OMAP3_MUX(SDMMC2_DAT0, OMAP_MUX_MODE0 | OMAP_PIN_INPUT_PULLUP),
602 OMAP3_MUX(SDMMC2_DAT1, OMAP_MUX_MODE0 | OMAP_PIN_INPUT_PULLUP),
603 OMAP3_MUX(SDMMC2_DAT2, OMAP_MUX_MODE0 | OMAP_PIN_INPUT_PULLUP),
604 OMAP3_MUX(SDMMC2_DAT3, OMAP_MUX_MODE0 | OMAP_PIN_INPUT_PULLUP),
605#endif
904c545c 606
ca5742bd
TL
607 { .reg_offset = OMAP_MUX_TERMINATOR },
608};
904c545c
VH
609#else
610#define omap35x_board_mux NULL
611#define omap36x_board_mux NULL
ca5742bd
TL
612#endif
613
884b8369
MM
614static struct omap_musb_board_data musb_board_data = {
615 .interface_type = MUSB_INTERFACE_ULPI,
616 .mode = MUSB_OTG,
617 .power = 100,
618};
619
bc593f5d
IG
620static struct gpio omap3_evm_ehci_gpios[] __initdata = {
621 { OMAP3_EVM_EHCI_VBUS, GPIOF_OUT_INIT_HIGH, "enable EHCI VBUS" },
622 { OMAP3_EVM_EHCI_SELECT, GPIOF_OUT_INIT_LOW, "select EHCI port" },
623};
624
70d669de
RK
625static void __init omap3_evm_wl12xx_init(void)
626{
627#ifdef CONFIG_WL12XX_PLATFORM_DATA
628 int ret;
629
630 /* WL12xx WLAN Init */
46a0a540 631 omap3evm_wlan_data.irq = gpio_to_irq(OMAP3EVM_WLAN_IRQ_GPIO);
70d669de
RK
632 ret = wl12xx_set_platform_data(&omap3evm_wlan_data);
633 if (ret)
634 pr_err("error setting wl12xx data: %d\n", ret);
635 ret = platform_device_register(&omap3evm_wlan_regulator);
636 if (ret)
637 pr_err("error registering wl12xx device: %d\n", ret);
638#endif
639}
640
5b3689f4
RD
641static struct regulator_consumer_supply dummy_supplies[] = {
642 REGULATOR_SUPPLY("vddvario", "smsc911x.0"),
643 REGULATOR_SUPPLY("vdd33a", "smsc911x.0"),
644};
645
dc42c8bd
ZC
646static struct mtd_partition omap3evm_nand_partitions[] = {
647 /* All the partition sizes are listed in terms of NAND block size */
648 {
649 .name = "X-Loader",
650 .offset = 0,
651 .size = 4*(SZ_128K),
652 .mask_flags = MTD_WRITEABLE
653 },
654 {
655 .name = "U-Boot",
656 .offset = MTDPART_OFS_APPEND,
657 .size = 14*(SZ_128K),
658 .mask_flags = MTD_WRITEABLE
659 },
660 {
661 .name = "U-Boot Env",
662 .offset = MTDPART_OFS_APPEND,
663 .size = 2*(SZ_128K)
664 },
665 {
666 .name = "Kernel",
667 .offset = MTDPART_OFS_APPEND,
668 .size = 40*(SZ_128K)
669 },
670 {
671 .name = "File system",
672 .size = MTDPART_SIZ_FULL,
673 .offset = MTDPART_OFS_APPEND,
674 },
675};
676
53c5ec31
SMK
677static void __init omap3_evm_init(void)
678{
eeb3711b
PW
679 struct omap_board_mux *obm;
680
db408023 681 omap3_evm_get_revision();
5b3689f4 682 regulator_register_fixed(0, dummy_supplies, ARRAY_SIZE(dummy_supplies));
904c545c 683
eeb3711b
PW
684 obm = (cpu_is_omap3630()) ? omap36x_board_mux : omap35x_board_mux;
685 omap3_mux_init(obm, OMAP_PACKAGE_CBB);
db408023 686
d1589f09 687 omap_mux_init_gpio(63, OMAP_PIN_INPUT);
3b972bf0 688 omap_hsmmc_init(mmc);
d1589f09 689
497af1f3
ZC
690 if (get_omap3_evm_rev() >= OMAP3EVM_BOARD_GEN_2)
691 omap3evm_twldata.vaux2 = &omap3evm_vaux2;
692
53c5ec31
SMK
693 omap3_evm_i2c_init();
694
d5e13227 695 omap_display_init(&omap3_evm_dss_data);
53c5ec31 696
53c5ec31 697 omap_serial_init();
a4ca9dbe 698 omap_sdrc_init(mt46h32m32lf6_sdrc_params, NULL);
1a4f4637 699
e8e2ff46
GAK
700 /* OMAP3EVM uses ISP1504 phy and so register nop transceiver */
701 usb_nop_xceiv_register();
1a4f4637 702
e8e51d29
AKG
703 if (get_omap3_evm_rev() >= OMAP3EVM_BOARD_GEN_2) {
704 /* enable EHCI VBUS using GPIO22 */
bc593f5d 705 omap_mux_init_gpio(OMAP3_EVM_EHCI_VBUS, OMAP_PIN_INPUT_PULLUP);
e8e51d29 706 /* Select EHCI port on main board */
bc593f5d
IG
707 omap_mux_init_gpio(OMAP3_EVM_EHCI_SELECT,
708 OMAP_PIN_INPUT_PULLUP);
709 gpio_request_array(omap3_evm_ehci_gpios,
710 ARRAY_SIZE(omap3_evm_ehci_gpios));
e8e51d29
AKG
711
712 /* setup EHCI phy reset config */
4896e394 713 omap_mux_init_gpio(21, OMAP_PIN_INPUT_PULLUP);
181b250c 714 usbhs_bdata.reset_gpio_port[1] = 21;
e8e51d29 715
58815fa3
AKG
716 /* EVM REV >= E can supply 500mA with EXTVBUS programming */
717 musb_board_data.power = 500;
718 musb_board_data.extvbus = 1;
e8e51d29
AKG
719 } else {
720 /* setup EHCI phy reset on MDC */
4896e394 721 omap_mux_init_gpio(135, OMAP_PIN_OUTPUT);
181b250c 722 usbhs_bdata.reset_gpio_port[1] = 135;
e8e51d29 723 }
884b8369 724 usb_musb_init(&musb_board_data);
9e64bb1e 725 usbhs_init(&usbhs_bdata);
dc42c8bd
ZC
726 omap_nand_flash_init(NAND_BUSWIDTH_16, omap3evm_nand_partitions,
727 ARRAY_SIZE(omap3evm_nand_partitions));
728
96974a24 729 omap_ads7846_init(1, OMAP3_EVM_TS_GPIO, 310, NULL);
562138a4 730 omap3evm_init_smsc911x();
703e3061 731 omap3_evm_display_init();
70d669de 732 omap3_evm_wl12xx_init();
53c5ec31
SMK
733}
734
53c5ec31
SMK
735MACHINE_START(OMAP3EVM, "OMAP3 EVM")
736 /* Maintainer: Syed Mohammed Khasim - Texas Instruments */
5e52b435 737 .atag_offset = 0x100,
71ee7dad 738 .reserve = omap_reserve,
3dc3bad6 739 .map_io = omap3_map_io,
8f5b5a41 740 .init_early = omap35xx_init_early,
741e3a89 741 .init_irq = omap3_init_irq,
6b2f55d7 742 .handle_irq = omap3_intc_handle_irq,
53c5ec31 743 .init_machine = omap3_evm_init,
bbd707ac 744 .init_late = omap35xx_init_late,
e74984e4 745 .timer = &omap3_timer,
baa95883 746 .restart = omap_prcm_restart,
53c5ec31 747MACHINE_END
This page took 0.246784 seconds and 5 git commands to generate.