OMAP2+: clock: remove the DPLL rate tolerance code
[deliverable/linux.git] / arch / arm / mach-omap2 / clock.h
CommitLineData
543d9378
PW
1/*
2 * linux/arch/arm/mach-omap2/clock.h
3 *
d8a94458 4 * Copyright (C) 2005-2009 Texas Instruments, Inc.
530e544f 5 * Copyright (C) 2004-2011 Nokia Corporation
543d9378 6 *
a16e9703
TL
7 * Contacts:
8 * Richard Woodruff <r-woodruff2@ti.com>
543d9378
PW
9 * Paul Walmsley
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
16#ifndef __ARCH_ARM_MACH_OMAP2_CLOCK_H
17#define __ARCH_ARM_MACH_OMAP2_CLOCK_H
18
ce491cf8 19#include <plat/clock.h>
543d9378 20
c0bf3132
RK
21/* CM_CLKSEL2_PLL.CORE_CLK_SRC bits (2XXX) */
22#define CORE_CLK_SRC_32K 0x0
23#define CORE_CLK_SRC_DPLL 0x1
24#define CORE_CLK_SRC_DPLL_X2 0x2
25
26/* OMAP2xxx CM_CLKEN_PLL.EN_DPLL bits - for omap2_get_dpll_rate() */
27#define OMAP2XXX_EN_DPLL_LPBYPASS 0x1
28#define OMAP2XXX_EN_DPLL_FRBYPASS 0x2
29#define OMAP2XXX_EN_DPLL_LOCKED 0x3
30
31/* OMAP3xxx CM_CLKEN_PLL*.EN_*_DPLL bits - for omap2_get_dpll_rate() */
32#define OMAP3XXX_EN_DPLL_LPBYPASS 0x5
33#define OMAP3XXX_EN_DPLL_FRBYPASS 0x6
34#define OMAP3XXX_EN_DPLL_LOCKED 0x7
35
16975a79
RN
36/* OMAP4xxx CM_CLKMODE_DPLL*.EN_*_DPLL bits - for omap2_get_dpll_rate() */
37#define OMAP4XXX_EN_DPLL_MNBYPASS 0x4
38#define OMAP4XXX_EN_DPLL_LPBYPASS 0x5
39#define OMAP4XXX_EN_DPLL_FRBYPASS 0x6
40#define OMAP4XXX_EN_DPLL_LOCKED 0x7
41
a1391d27
RN
42/* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
43#define DPLL_LOW_POWER_STOP 0x1
44#define DPLL_LOW_POWER_BYPASS 0x5
45#define DPLL_LOCKED 0x7
46
358965d7
RW
47/* DPLL Type and DCO Selection Flags */
48#define DPLL_J_TYPE 0x1
358965d7 49
543d9378
PW
50int omap2_clk_enable(struct clk *clk);
51void omap2_clk_disable(struct clk *clk);
52long omap2_clk_round_rate(struct clk *clk, unsigned long rate);
53int omap2_clk_set_rate(struct clk *clk, unsigned long rate);
54int omap2_clk_set_parent(struct clk *clk, struct clk *new_parent);
88b8ba90 55long omap2_dpll_round_rate(struct clk *clk, unsigned long target_rate);
a1391d27
RN
56unsigned long omap3_dpll_recalc(struct clk *clk);
57unsigned long omap3_clkoutx2_recalc(struct clk *clk);
58void omap3_dpll_allow_idle(struct clk *clk);
59void omap3_dpll_deny_idle(struct clk *clk);
60u32 omap3_dpll_autoidle_read(struct clk *clk);
61int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate);
62int omap3_noncore_dpll_enable(struct clk *clk);
63void omap3_noncore_dpll_disable(struct clk *clk);
97f67898
RN
64int omap4_dpllmx_gatectrl_read(struct clk *clk);
65void omap4_dpllmx_allow_gatectrl(struct clk *clk);
66void omap4_dpllmx_deny_gatectrl(struct clk *clk);
543d9378
PW
67
68#ifdef CONFIG_OMAP_RESET_CLOCKS
69void omap2_clk_disable_unused(struct clk *clk);
70#else
71#define omap2_clk_disable_unused NULL
72#endif
73
333943ba 74void omap2_init_clk_clkdm(struct clk *clk);
435699db
PW
75
76/* clkt_clksel.c public functions */
543d9378
PW
77u32 omap2_clksel_round_rate_div(struct clk *clk, unsigned long target_rate,
78 u32 *new_div);
435699db
PW
79void omap2_init_clksel_parent(struct clk *clk);
80unsigned long omap2_clksel_recalc(struct clk *clk);
543d9378
PW
81long omap2_clksel_round_rate(struct clk *clk, unsigned long target_rate);
82int omap2_clksel_set_rate(struct clk *clk, unsigned long rate);
df791b3e 83int omap2_clksel_set_parent(struct clk *clk, struct clk *new_parent);
435699db 84
530e544f
PW
85/* clkt_iclk.c public functions */
86extern void omap2_clkt_iclk_allow_idle(struct clk *clk);
87extern void omap2_clkt_iclk_deny_idle(struct clk *clk);
88
543d9378 89u32 omap2_get_dpll_rate(struct clk *clk);
911bd739 90void omap2_init_dpll_parent(struct clk *clk);
435699db 91
543d9378 92int omap2_wait_clock_ready(void __iomem *reg, u32 cval, const char *name);
56213ca4
TL
93
94
95#ifdef CONFIG_ARCH_OMAP2
96void omap2xxx_clk_prepare_for_reboot(void);
97#else
98static inline void omap2xxx_clk_prepare_for_reboot(void)
99{
100}
101#endif
102
103#ifdef CONFIG_ARCH_OMAP3
104void omap3_clk_prepare_for_reboot(void);
105#else
106static inline void omap3_clk_prepare_for_reboot(void)
107{
108}
109#endif
110
111#ifdef CONFIG_ARCH_OMAP4
112void omap4_clk_prepare_for_reboot(void);
113#else
114static inline void omap4_clk_prepare_for_reboot(void)
115{
116}
117#endif
118
72350b29
PW
119int omap2_dflt_clk_enable(struct clk *clk);
120void omap2_dflt_clk_disable(struct clk *clk);
121void omap2_clk_dflt_find_companion(struct clk *clk, void __iomem **other_reg,
122 u8 *other_bit);
123void omap2_clk_dflt_find_idlest(struct clk *clk, void __iomem **idlest_reg,
419cc97d 124 u8 *idlest_bit, u8 *idlest_val);
4d30e82c
PW
125int omap2_clk_switch_mpurate_at_boot(const char *mpurate_ck_name);
126void omap2_clk_print_new_rates(const char *hfclkin_ck_name,
127 const char *core_ck_name,
128 const char *mpu_ck_name);
543d9378 129
d8a94458
PW
130extern u8 cpu_mask;
131
b36ee724 132extern const struct clkops clkops_omap2_dflt_wait;
7c43d547 133extern const struct clkops clkops_dummy;
bc51da4e 134extern const struct clkops clkops_omap2_dflt;
b36ee724 135
82e9bd58 136extern struct clk_functions omap2_clk_functions;
d8a94458 137extern struct clk *vclk, *sclk;
82e9bd58 138
d8a94458
PW
139extern const struct clksel_rate gpt_32k_rates[];
140extern const struct clksel_rate gpt_sys_rates[];
141extern const struct clksel_rate gfx_l3_rates[];
543d9378 142
088ef950 143#if defined(CONFIG_ARCH_OMAP2) && defined(CONFIG_CPU_FREQ)
69ecefca
PW
144extern void omap2_clk_init_cpufreq_table(struct cpufreq_frequency_table **table);
145extern void omap2_clk_exit_cpufreq_table(struct cpufreq_frequency_table **table);
146#else
147#define omap2_clk_init_cpufreq_table 0
148#define omap2_clk_exit_cpufreq_table 0
149#endif
543d9378 150
530e544f
PW
151extern const struct clkops clkops_omap2_iclk_dflt_wait;
152extern const struct clkops clkops_omap2_iclk_dflt;
153extern const struct clkops clkops_omap2_iclk_idle_only;
e892b252 154extern const struct clkops clkops_omap2_mdmclk_dflt_wait;
0fd0c21b 155extern const struct clkops clkops_omap2xxx_dpll_ops;
657ebfad 156extern const struct clkops clkops_omap3_noncore_dpll_ops;
6c6f5a74 157extern const struct clkops clkops_omap3_core_dpll_ops;
70db8a62 158extern const struct clkops clkops_omap4_dpllmx_ops;
657ebfad 159
543d9378 160#endif
This page took 0.207239 seconds and 5 git commands to generate.