Merge branch 'next/cross-platform' of git://git.linaro.org/people/arnd/arm-soc
[deliverable/linux.git] / arch / arm / mach-omap2 / clock2420_data.c
CommitLineData
046d6b28 1/*
8c810e7e 2 * OMAP2420 clock data
046d6b28 3 *
8c810e7e
PW
4 * Copyright (C) 2005-2009 Texas Instruments, Inc.
5 * Copyright (C) 2004-2011 Nokia Corporation
046d6b28 6 *
8c810e7e
PW
7 * Contacts:
8 * Richard Woodruff <r-woodruff2@ti.com>
9 * Paul Walmsley
046d6b28
TL
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
d8a94458
PW
16#include <linux/kernel.h>
17#include <linux/clk.h>
93340a22 18#include <linux/list.h>
046d6b28 19
d8a94458 20#include <plat/clkdev_omap.h>
6b8858a9 21
d8a94458
PW
22#include "clock.h"
23#include "clock2xxx.h"
24#include "opp2xxx.h"
59fb659b
PW
25#include "cm2xxx_3xxx.h"
26#include "prm2xxx_3xxx.h"
6b8858a9
PW
27#include "prm-regbits-24xx.h"
28#include "cm-regbits-24xx.h"
29#include "sdrc.h"
4814ced5 30#include "control.h"
6b8858a9 31
81b34fbe
PW
32#define OMAP_CM_REGADDR OMAP2420_CM_REGADDR
33
34/*
35 * 2420 clock tree.
046d6b28 36 *
8c810e7e
PW
37 * NOTE:In many cases here we are assigning a 'default' parent. In
38 * many cases the parent is selectable. The set parent calls will
39 * also switch sources.
046d6b28
TL
40 *
41 * Several sources are given initial rates which may be wrong, this will
42 * be fixed up in the init func.
43 *
44 * Things are broadly separated below by clock domains. It is
8c810e7e 45 * noteworthy that most peripherals have dependencies on multiple clock
046d6b28
TL
46 * domains. Many get their interface clocks from the L4 domain, but get
47 * functional clocks from fixed sources or other core domain derived
48 * clocks.
81b34fbe 49 */
046d6b28
TL
50
51/* Base external input clocks */
52static struct clk func_32k_ck = {
53 .name = "func_32k_ck",
897dcded 54 .ops = &clkops_null,
3f9cfd3a 55 .rate = 32768,
d1b03f61 56 .clkdm_name = "wkup_clkdm",
046d6b28 57};
e32744b0 58
f248076c
PW
59static struct clk secure_32k_ck = {
60 .name = "secure_32k_ck",
61 .ops = &clkops_null,
62 .rate = 32768,
f248076c
PW
63 .clkdm_name = "wkup_clkdm",
64};
65
046d6b28
TL
66/* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
67static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
68 .name = "osc_ck",
548d8495 69 .ops = &clkops_oscck,
d1b03f61 70 .clkdm_name = "wkup_clkdm",
e32744b0 71 .recalc = &omap2_osc_clk_recalc,
046d6b28
TL
72};
73
d1b03f61 74/* Without modem likely 12MHz, with modem likely 13MHz */
046d6b28
TL
75static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
76 .name = "sys_ck", /* ~ ref_clk also */
897dcded 77 .ops = &clkops_null,
046d6b28 78 .parent = &osc_ck,
d1b03f61 79 .clkdm_name = "wkup_clkdm",
44da0a51 80 .recalc = &omap2xxx_sys_clk_recalc,
046d6b28 81};
e32744b0 82
046d6b28
TL
83static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
84 .name = "alt_ck",
897dcded 85 .ops = &clkops_null,
046d6b28 86 .rate = 54000000,
d1b03f61 87 .clkdm_name = "wkup_clkdm",
046d6b28 88};
e32744b0 89
1bccb345
PW
90/* Optional external clock input for McBSP CLKS */
91static struct clk mcbsp_clks = {
92 .name = "mcbsp_clks",
93 .ops = &clkops_null,
94};
95
046d6b28
TL
96/*
97 * Analog domain root source clocks
98 */
99
100/* dpll_ck, is broken out in to special cases through clksel */
6b8858a9
PW
101/* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
102 * deal with this
103 */
104
88b8ba90 105static struct dpll_data dpll_dd = {
6b8858a9
PW
106 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
107 .mult_mask = OMAP24XX_DPLL_MULT_MASK,
108 .div1_mask = OMAP24XX_DPLL_DIV_MASK,
c0bf3132
RK
109 .clk_bypass = &sys_ck,
110 .clk_ref = &sys_ck,
111 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
112 .enable_mask = OMAP24XX_EN_DPLL_MASK,
93340a22 113 .max_multiplier = 1023,
95f538ac 114 .min_divider = 1,
88b8ba90 115 .max_divider = 16,
6b8858a9
PW
116};
117
88b8ba90
PW
118/*
119 * XXX Cannot add round_rate here yet, as this is still a composite clock,
120 * not just a DPLL
121 */
046d6b28
TL
122static struct clk dpll_ck = {
123 .name = "dpll_ck",
0fd0c21b 124 .ops = &clkops_omap2xxx_dpll_ops,
046d6b28 125 .parent = &sys_ck, /* Can be func_32k also */
6b8858a9 126 .dpll_data = &dpll_dd,
d1b03f61 127 .clkdm_name = "wkup_clkdm",
88b8ba90
PW
128 .recalc = &omap2_dpllcore_recalc,
129 .set_rate = &omap2_reprogram_dpllcore,
046d6b28
TL
130};
131
132static struct clk apll96_ck = {
133 .name = "apll96_ck",
06b16939 134 .ops = &clkops_apll96,
046d6b28
TL
135 .parent = &sys_ck,
136 .rate = 96000000,
51c19541 137 .flags = ENABLE_ON_INIT,
d1b03f61 138 .clkdm_name = "wkup_clkdm",
6b8858a9
PW
139 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
140 .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
046d6b28
TL
141};
142
143static struct clk apll54_ck = {
144 .name = "apll54_ck",
06b16939 145 .ops = &clkops_apll54,
046d6b28
TL
146 .parent = &sys_ck,
147 .rate = 54000000,
51c19541 148 .flags = ENABLE_ON_INIT,
d1b03f61 149 .clkdm_name = "wkup_clkdm",
6b8858a9
PW
150 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
151 .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
046d6b28
TL
152};
153
154/*
155 * PRCM digital base sources
156 */
e32744b0
PW
157
158/* func_54m_ck */
159
160static const struct clksel_rate func_54m_apll54_rates[] = {
d74b4949 161 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
e32744b0
PW
162 { .div = 0 },
163};
164
165static const struct clksel_rate func_54m_alt_rates[] = {
d74b4949 166 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
e32744b0
PW
167 { .div = 0 },
168};
169
170static const struct clksel func_54m_clksel[] = {
171 { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
172 { .parent = &alt_ck, .rates = func_54m_alt_rates, },
173 { .parent = NULL },
174};
175
046d6b28
TL
176static struct clk func_54m_ck = {
177 .name = "func_54m_ck",
57137181 178 .ops = &clkops_null,
046d6b28 179 .parent = &apll54_ck, /* can also be alt_clk */
d1b03f61 180 .clkdm_name = "wkup_clkdm",
e32744b0
PW
181 .init = &omap2_init_clksel_parent,
182 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
f38ca10a 183 .clksel_mask = OMAP24XX_54M_SOURCE_MASK,
e32744b0
PW
184 .clksel = func_54m_clksel,
185 .recalc = &omap2_clksel_recalc,
046d6b28 186};
e32744b0 187
046d6b28
TL
188static struct clk core_ck = {
189 .name = "core_ck",
897dcded 190 .ops = &clkops_null,
046d6b28 191 .parent = &dpll_ck, /* can also be 32k */
d1b03f61 192 .clkdm_name = "wkup_clkdm",
6b8858a9 193 .recalc = &followparent_recalc,
046d6b28 194};
e32744b0 195
046d6b28
TL
196static struct clk func_96m_ck = {
197 .name = "func_96m_ck",
57137181 198 .ops = &clkops_null,
046d6b28 199 .parent = &apll96_ck,
d1b03f61 200 .clkdm_name = "wkup_clkdm",
81b34fbe 201 .recalc = &followparent_recalc,
e32744b0
PW
202};
203
204/* func_48m_ck */
205
206static const struct clksel_rate func_48m_apll96_rates[] = {
d74b4949 207 { .div = 2, .val = 0, .flags = RATE_IN_24XX },
e32744b0
PW
208 { .div = 0 },
209};
210
211static const struct clksel_rate func_48m_alt_rates[] = {
d74b4949 212 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
e32744b0
PW
213 { .div = 0 },
214};
215
216static const struct clksel func_48m_clksel[] = {
217 { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
218 { .parent = &alt_ck, .rates = func_48m_alt_rates },
219 { .parent = NULL }
046d6b28
TL
220};
221
222static struct clk func_48m_ck = {
223 .name = "func_48m_ck",
57137181 224 .ops = &clkops_null,
046d6b28 225 .parent = &apll96_ck, /* 96M or Alt */
d1b03f61 226 .clkdm_name = "wkup_clkdm",
e32744b0
PW
227 .init = &omap2_init_clksel_parent,
228 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
f38ca10a 229 .clksel_mask = OMAP24XX_48M_SOURCE_MASK,
e32744b0
PW
230 .clksel = func_48m_clksel,
231 .recalc = &omap2_clksel_recalc,
232 .round_rate = &omap2_clksel_round_rate,
233 .set_rate = &omap2_clksel_set_rate
046d6b28
TL
234};
235
236static struct clk func_12m_ck = {
237 .name = "func_12m_ck",
57137181 238 .ops = &clkops_null,
046d6b28 239 .parent = &func_48m_ck,
e32744b0 240 .fixed_div = 4,
d1b03f61 241 .clkdm_name = "wkup_clkdm",
e9b98f60 242 .recalc = &omap_fixed_divisor_recalc,
046d6b28
TL
243};
244
245/* Secure timer, only available in secure mode */
246static struct clk wdt1_osc_ck = {
247 .name = "ck_wdt1_osc",
897dcded 248 .ops = &clkops_null, /* RMK: missing? */
046d6b28 249 .parent = &osc_ck,
e32744b0
PW
250 .recalc = &followparent_recalc,
251};
252
253/*
254 * The common_clkout* clksel_rate structs are common to
255 * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
256 * sys_clkout2_* are 2420-only, so the
257 * clksel_rate flags fields are inaccurate for those clocks. This is
258 * harmless since access to those clocks are gated by the struct clk
259 * flags fields, which mark them as 2420-only.
260 */
261static const struct clksel_rate common_clkout_src_core_rates[] = {
d74b4949 262 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
e32744b0
PW
263 { .div = 0 }
264};
265
266static const struct clksel_rate common_clkout_src_sys_rates[] = {
d74b4949 267 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
e32744b0
PW
268 { .div = 0 }
269};
270
271static const struct clksel_rate common_clkout_src_96m_rates[] = {
d74b4949 272 { .div = 1, .val = 2, .flags = RATE_IN_24XX },
e32744b0
PW
273 { .div = 0 }
274};
275
276static const struct clksel_rate common_clkout_src_54m_rates[] = {
d74b4949 277 { .div = 1, .val = 3, .flags = RATE_IN_24XX },
e32744b0
PW
278 { .div = 0 }
279};
280
281static const struct clksel common_clkout_src_clksel[] = {
282 { .parent = &core_ck, .rates = common_clkout_src_core_rates },
283 { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
284 { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
285 { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
286 { .parent = NULL }
287};
288
289static struct clk sys_clkout_src = {
290 .name = "sys_clkout_src",
c1168dc3 291 .ops = &clkops_omap2_dflt,
e32744b0 292 .parent = &func_54m_ck,
d1b03f61 293 .clkdm_name = "wkup_clkdm",
81b34fbe 294 .enable_reg = OMAP2420_PRCM_CLKOUT_CTRL,
e32744b0
PW
295 .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
296 .init = &omap2_init_clksel_parent,
81b34fbe 297 .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
e32744b0
PW
298 .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
299 .clksel = common_clkout_src_clksel,
300 .recalc = &omap2_clksel_recalc,
301 .round_rate = &omap2_clksel_round_rate,
302 .set_rate = &omap2_clksel_set_rate
303};
304
305static const struct clksel_rate common_clkout_rates[] = {
d74b4949 306 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
e32744b0
PW
307 { .div = 2, .val = 1, .flags = RATE_IN_24XX },
308 { .div = 4, .val = 2, .flags = RATE_IN_24XX },
309 { .div = 8, .val = 3, .flags = RATE_IN_24XX },
310 { .div = 16, .val = 4, .flags = RATE_IN_24XX },
311 { .div = 0 },
312};
313
314static const struct clksel sys_clkout_clksel[] = {
315 { .parent = &sys_clkout_src, .rates = common_clkout_rates },
316 { .parent = NULL }
046d6b28
TL
317};
318
319static struct clk sys_clkout = {
320 .name = "sys_clkout",
57137181 321 .ops = &clkops_null,
e32744b0 322 .parent = &sys_clkout_src,
d1b03f61 323 .clkdm_name = "wkup_clkdm",
81b34fbe 324 .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
e32744b0
PW
325 .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
326 .clksel = sys_clkout_clksel,
327 .recalc = &omap2_clksel_recalc,
328 .round_rate = &omap2_clksel_round_rate,
329 .set_rate = &omap2_clksel_set_rate
330};
331
332/* In 2430, new in 2420 ES2 */
333static struct clk sys_clkout2_src = {
334 .name = "sys_clkout2_src",
c1168dc3 335 .ops = &clkops_omap2_dflt,
e32744b0 336 .parent = &func_54m_ck,
d1b03f61 337 .clkdm_name = "wkup_clkdm",
81b34fbe 338 .enable_reg = OMAP2420_PRCM_CLKOUT_CTRL,
e32744b0
PW
339 .enable_bit = OMAP2420_CLKOUT2_EN_SHIFT,
340 .init = &omap2_init_clksel_parent,
81b34fbe 341 .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
e32744b0
PW
342 .clksel_mask = OMAP2420_CLKOUT2_SOURCE_MASK,
343 .clksel = common_clkout_src_clksel,
046d6b28 344 .recalc = &omap2_clksel_recalc,
e32744b0
PW
345 .round_rate = &omap2_clksel_round_rate,
346 .set_rate = &omap2_clksel_set_rate
347};
348
349static const struct clksel sys_clkout2_clksel[] = {
350 { .parent = &sys_clkout2_src, .rates = common_clkout_rates },
351 { .parent = NULL }
046d6b28
TL
352};
353
354/* In 2430, new in 2420 ES2 */
355static struct clk sys_clkout2 = {
356 .name = "sys_clkout2",
57137181 357 .ops = &clkops_null,
e32744b0 358 .parent = &sys_clkout2_src,
d1b03f61 359 .clkdm_name = "wkup_clkdm",
81b34fbe 360 .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
e32744b0
PW
361 .clksel_mask = OMAP2420_CLKOUT2_DIV_MASK,
362 .clksel = sys_clkout2_clksel,
046d6b28 363 .recalc = &omap2_clksel_recalc,
e32744b0
PW
364 .round_rate = &omap2_clksel_round_rate,
365 .set_rate = &omap2_clksel_set_rate
046d6b28
TL
366};
367
b824efae
TL
368static struct clk emul_ck = {
369 .name = "emul_ck",
c1168dc3 370 .ops = &clkops_omap2_dflt,
b824efae 371 .parent = &func_54m_ck,
d1b03f61 372 .clkdm_name = "wkup_clkdm",
81b34fbe 373 .enable_reg = OMAP2420_PRCM_CLKEMUL_CTRL,
e32744b0
PW
374 .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
375 .recalc = &followparent_recalc,
b824efae
TL
376
377};
e32744b0 378
046d6b28
TL
379/*
380 * MPU clock domain
381 * Clocks:
382 * MPU_FCLK, MPU_ICLK
383 * INT_M_FCLK, INT_M_I_CLK
384 *
385 * - Individual clocks are hardware managed.
386 * - Base divider comes from: CM_CLKSEL_MPU
387 *
388 */
e32744b0 389static const struct clksel_rate mpu_core_rates[] = {
d74b4949 390 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
e32744b0
PW
391 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
392 { .div = 4, .val = 4, .flags = RATE_IN_242X },
393 { .div = 6, .val = 6, .flags = RATE_IN_242X },
394 { .div = 8, .val = 8, .flags = RATE_IN_242X },
395 { .div = 0 },
396};
397
398static const struct clksel mpu_clksel[] = {
399 { .parent = &core_ck, .rates = mpu_core_rates },
400 { .parent = NULL }
401};
402
046d6b28
TL
403static struct clk mpu_ck = { /* Control cpu */
404 .name = "mpu_ck",
897dcded 405 .ops = &clkops_null,
046d6b28 406 .parent = &core_ck,
d1b03f61 407 .clkdm_name = "mpu_clkdm",
6b8858a9
PW
408 .init = &omap2_init_clksel_parent,
409 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
410 .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
e32744b0 411 .clksel = mpu_clksel,
046d6b28
TL
412 .recalc = &omap2_clksel_recalc,
413};
e32744b0 414
046d6b28 415/*
81b34fbe 416 * DSP (2420-UMA+IVA1) clock domain
046d6b28 417 * Clocks:
046d6b28 418 * 2420: UMA_FCLK, UMA_ICLK, IVA_MPU, IVA_COP
e32744b0
PW
419 *
420 * Won't be too specific here. The core clock comes into this block
421 * it is divided then tee'ed. One branch goes directly to xyz enable
422 * controls. The other branch gets further divided by 2 then possibly
423 * routed into a synchronizer and out of clocks abc.
046d6b28 424 */
e32744b0 425static const struct clksel_rate dsp_fck_core_rates[] = {
d74b4949 426 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
e32744b0
PW
427 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
428 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
429 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
430 { .div = 6, .val = 6, .flags = RATE_IN_242X },
431 { .div = 8, .val = 8, .flags = RATE_IN_242X },
432 { .div = 12, .val = 12, .flags = RATE_IN_242X },
433 { .div = 0 },
434};
435
436static const struct clksel dsp_fck_clksel[] = {
437 { .parent = &core_ck, .rates = dsp_fck_core_rates },
438 { .parent = NULL }
439};
440
441static struct clk dsp_fck = {
442 .name = "dsp_fck",
b36ee724 443 .ops = &clkops_omap2_dflt_wait,
046d6b28 444 .parent = &core_ck,
d1b03f61 445 .clkdm_name = "dsp_clkdm",
e32744b0
PW
446 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
447 .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
448 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
449 .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
450 .clksel = dsp_fck_clksel,
046d6b28
TL
451 .recalc = &omap2_clksel_recalc,
452};
453
22411396
PW
454static const struct clksel dsp_ick_clksel[] = {
455 { .parent = &dsp_fck, .rates = dsp_ick_rates },
e32744b0 456 { .parent = NULL }
046d6b28
TL
457};
458
046d6b28
TL
459static struct clk dsp_ick = {
460 .name = "dsp_ick", /* apparently ipi and isp */
6ae690da 461 .ops = &clkops_omap2_iclk_dflt_wait,
22411396
PW
462 .parent = &dsp_fck,
463 .clkdm_name = "dsp_clkdm",
e32744b0
PW
464 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_ICLKEN),
465 .enable_bit = OMAP2420_EN_DSP_IPI_SHIFT, /* for ipi */
22411396
PW
466 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
467 .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
468 .clksel = dsp_ick_clksel,
469 .recalc = &omap2_clksel_recalc,
e32744b0
PW
470};
471
d1b03f61
PW
472/*
473 * The IVA1 is an ARM7 core on the 2420 that has nothing to do with
474 * the C54x, but which is contained in the DSP powerdomain. Does not
475 * exist on later OMAPs.
476 */
046d6b28
TL
477static struct clk iva1_ifck = {
478 .name = "iva1_ifck",
b36ee724 479 .ops = &clkops_omap2_dflt_wait,
046d6b28 480 .parent = &core_ck,
d1b03f61 481 .clkdm_name = "iva1_clkdm",
e32744b0
PW
482 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
483 .enable_bit = OMAP2420_EN_IVA_COP_SHIFT,
484 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
485 .clksel_mask = OMAP2420_CLKSEL_IVA_MASK,
486 .clksel = dsp_fck_clksel,
046d6b28
TL
487 .recalc = &omap2_clksel_recalc,
488};
489
490/* IVA1 mpu/int/i/f clocks are /2 of parent */
491static struct clk iva1_mpu_int_ifck = {
492 .name = "iva1_mpu_int_ifck",
b36ee724 493 .ops = &clkops_omap2_dflt_wait,
046d6b28 494 .parent = &iva1_ifck,
d1b03f61 495 .clkdm_name = "iva1_clkdm",
e32744b0
PW
496 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
497 .enable_bit = OMAP2420_EN_IVA_MPU_SHIFT,
498 .fixed_div = 2,
e9b98f60 499 .recalc = &omap_fixed_divisor_recalc,
046d6b28
TL
500};
501
502/*
503 * L3 clock domain
504 * L3 clocks are used for both interface and functional clocks to
505 * multiple entities. Some of these clocks are completely managed
506 * by hardware, and some others allow software control. Hardware
507 * managed ones general are based on directly CLK_REQ signals and
508 * various auto idle settings. The functional spec sets many of these
509 * as 'tie-high' for their enables.
510 *
511 * I-CLOCKS:
512 * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
513 * CAM, HS-USB.
514 * F-CLOCK
515 * SSI.
516 *
517 * GPMC memories and SDRC have timing and clock sensitive registers which
518 * may very well need notification when the clock changes. Currently for low
519 * operating points, these are taken care of in sleep.S.
520 */
e32744b0
PW
521static const struct clksel_rate core_l3_core_rates[] = {
522 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
523 { .div = 2, .val = 2, .flags = RATE_IN_242X },
d74b4949 524 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
e32744b0
PW
525 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
526 { .div = 8, .val = 8, .flags = RATE_IN_242X },
527 { .div = 12, .val = 12, .flags = RATE_IN_242X },
528 { .div = 16, .val = 16, .flags = RATE_IN_242X },
529 { .div = 0 }
530};
531
532static const struct clksel core_l3_clksel[] = {
533 { .parent = &core_ck, .rates = core_l3_core_rates },
534 { .parent = NULL }
535};
536
046d6b28
TL
537static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
538 .name = "core_l3_ck",
897dcded 539 .ops = &clkops_null,
046d6b28 540 .parent = &core_ck,
d1b03f61 541 .clkdm_name = "core_l3_clkdm",
e32744b0
PW
542 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
543 .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
544 .clksel = core_l3_clksel,
046d6b28 545 .recalc = &omap2_clksel_recalc,
e32744b0
PW
546};
547
548/* usb_l4_ick */
549static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
550 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
d74b4949 551 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
e32744b0
PW
552 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
553 { .div = 0 }
554};
555
556static const struct clksel usb_l4_ick_clksel[] = {
557 { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
558 { .parent = NULL },
046d6b28
TL
559};
560
d1b03f61 561/* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
046d6b28
TL
562static struct clk usb_l4_ick = { /* FS-USB interface clock */
563 .name = "usb_l4_ick",
6ae690da 564 .ops = &clkops_omap2_iclk_dflt_wait,
fde0fd49 565 .parent = &core_l3_ck,
d1b03f61 566 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
567 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
568 .enable_bit = OMAP24XX_EN_USB_SHIFT,
569 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
570 .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
571 .clksel = usb_l4_ick_clksel,
046d6b28
TL
572 .recalc = &omap2_clksel_recalc,
573};
574
d1b03f61
PW
575/*
576 * L4 clock management domain
577 *
578 * This domain contains lots of interface clocks from the L4 interface, some
579 * functional clocks. Fixed APLL functional source clocks are managed in
580 * this domain.
581 */
582static const struct clksel_rate l4_core_l3_rates[] = {
d74b4949 583 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
d1b03f61
PW
584 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
585 { .div = 0 }
586};
587
588static const struct clksel l4_clksel[] = {
589 { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
590 { .parent = NULL }
591};
592
593static struct clk l4_ck = { /* used both as an ick and fck */
594 .name = "l4_ck",
897dcded 595 .ops = &clkops_null,
d1b03f61 596 .parent = &core_l3_ck,
d1b03f61
PW
597 .clkdm_name = "core_l4_clkdm",
598 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
599 .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
600 .clksel = l4_clksel,
601 .recalc = &omap2_clksel_recalc,
d1b03f61
PW
602};
603
046d6b28
TL
604/*
605 * SSI is in L3 management domain, its direct parent is core not l3,
606 * many core power domain entities are grouped into the L3 clock
607 * domain.
d1b03f61 608 * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
046d6b28
TL
609 *
610 * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
611 */
e32744b0
PW
612static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
613 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
d74b4949 614 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
e32744b0
PW
615 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
616 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
e32744b0
PW
617 { .div = 6, .val = 6, .flags = RATE_IN_242X },
618 { .div = 8, .val = 8, .flags = RATE_IN_242X },
619 { .div = 0 }
620};
621
622static const struct clksel ssi_ssr_sst_fck_clksel[] = {
623 { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
624 { .parent = NULL }
625};
626
046d6b28
TL
627static struct clk ssi_ssr_sst_fck = {
628 .name = "ssi_fck",
b36ee724 629 .ops = &clkops_omap2_dflt_wait,
046d6b28 630 .parent = &core_ck,
d1b03f61 631 .clkdm_name = "core_l3_clkdm",
e32744b0
PW
632 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
633 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
634 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
635 .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
636 .clksel = ssi_ssr_sst_fck_clksel,
046d6b28
TL
637 .recalc = &omap2_clksel_recalc,
638};
639
9299fd85
PW
640/*
641 * Presumably this is the same as SSI_ICLK.
642 * TRM contradicts itself on what clockdomain SSI_ICLK is in
643 */
644static struct clk ssi_l4_ick = {
645 .name = "ssi_l4_ick",
6ae690da 646 .ops = &clkops_omap2_iclk_dflt_wait,
9299fd85
PW
647 .parent = &l4_ck,
648 .clkdm_name = "core_l4_clkdm",
649 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
650 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
651 .recalc = &followparent_recalc,
652};
653
d1b03f61 654
046d6b28
TL
655/*
656 * GFX clock domain
657 * Clocks:
658 * GFX_FCLK, GFX_ICLK
659 * GFX_CG1(2d), GFX_CG2(3d)
660 *
661 * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
662 * The 2d and 3d clocks run at a hardware determined
663 * divided value of fclk.
664 *
665 */
e32744b0
PW
666
667/* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
668static const struct clksel gfx_fck_clksel[] = {
669 { .parent = &core_l3_ck, .rates = gfx_l3_rates },
670 { .parent = NULL },
671};
672
046d6b28
TL
673static struct clk gfx_3d_fck = {
674 .name = "gfx_3d_fck",
b36ee724 675 .ops = &clkops_omap2_dflt_wait,
046d6b28 676 .parent = &core_l3_ck,
d1b03f61 677 .clkdm_name = "gfx_clkdm",
e32744b0
PW
678 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
679 .enable_bit = OMAP24XX_EN_3D_SHIFT,
680 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
681 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
682 .clksel = gfx_fck_clksel,
046d6b28 683 .recalc = &omap2_clksel_recalc,
e32744b0
PW
684 .round_rate = &omap2_clksel_round_rate,
685 .set_rate = &omap2_clksel_set_rate
046d6b28
TL
686};
687
688static struct clk gfx_2d_fck = {
689 .name = "gfx_2d_fck",
b36ee724 690 .ops = &clkops_omap2_dflt_wait,
046d6b28 691 .parent = &core_l3_ck,
d1b03f61 692 .clkdm_name = "gfx_clkdm",
e32744b0
PW
693 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
694 .enable_bit = OMAP24XX_EN_2D_SHIFT,
695 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
696 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
697 .clksel = gfx_fck_clksel,
046d6b28
TL
698 .recalc = &omap2_clksel_recalc,
699};
700
6ae690da 701/* This interface clock does not have a CM_AUTOIDLE bit */
046d6b28
TL
702static struct clk gfx_ick = {
703 .name = "gfx_ick", /* From l3 */
b36ee724 704 .ops = &clkops_omap2_dflt_wait,
046d6b28 705 .parent = &core_l3_ck,
d1b03f61 706 .clkdm_name = "gfx_clkdm",
e32744b0
PW
707 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
708 .enable_bit = OMAP_EN_GFX_SHIFT,
709 .recalc = &followparent_recalc,
046d6b28
TL
710};
711
046d6b28
TL
712/*
713 * DSS clock domain
714 * CLOCKs:
715 * DSS_L4_ICLK, DSS_L3_ICLK,
716 * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
717 *
718 * DSS is both initiator and target.
719 */
e32744b0
PW
720/* XXX Add RATE_NOT_VALIDATED */
721
722static const struct clksel_rate dss1_fck_sys_rates[] = {
d74b4949 723 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
e32744b0
PW
724 { .div = 0 }
725};
726
727static const struct clksel_rate dss1_fck_core_rates[] = {
728 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
729 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
730 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
731 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
732 { .div = 5, .val = 5, .flags = RATE_IN_24XX },
733 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
734 { .div = 8, .val = 8, .flags = RATE_IN_24XX },
735 { .div = 9, .val = 9, .flags = RATE_IN_24XX },
736 { .div = 12, .val = 12, .flags = RATE_IN_24XX },
d74b4949 737 { .div = 16, .val = 16, .flags = RATE_IN_24XX },
e32744b0
PW
738 { .div = 0 }
739};
740
741static const struct clksel dss1_fck_clksel[] = {
742 { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
743 { .parent = &core_ck, .rates = dss1_fck_core_rates },
744 { .parent = NULL },
745};
746
046d6b28
TL
747static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
748 .name = "dss_ick",
6ae690da 749 .ops = &clkops_omap2_iclk_dflt,
046d6b28 750 .parent = &l4_ck, /* really both l3 and l4 */
d1b03f61 751 .clkdm_name = "dss_clkdm",
e32744b0
PW
752 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
753 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
754 .recalc = &followparent_recalc,
046d6b28
TL
755};
756
757static struct clk dss1_fck = {
758 .name = "dss1_fck",
bc51da4e 759 .ops = &clkops_omap2_dflt,
046d6b28 760 .parent = &core_ck, /* Core or sys */
d1b03f61 761 .clkdm_name = "dss_clkdm",
e32744b0
PW
762 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
763 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
764 .init = &omap2_init_clksel_parent,
765 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
766 .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
767 .clksel = dss1_fck_clksel,
046d6b28 768 .recalc = &omap2_clksel_recalc,
e32744b0
PW
769};
770
771static const struct clksel_rate dss2_fck_sys_rates[] = {
d74b4949 772 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
e32744b0
PW
773 { .div = 0 }
774};
775
776static const struct clksel_rate dss2_fck_48m_rates[] = {
d74b4949 777 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
e32744b0
PW
778 { .div = 0 }
779};
780
781static const struct clksel dss2_fck_clksel[] = {
782 { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
783 { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
784 { .parent = NULL }
046d6b28
TL
785};
786
787static struct clk dss2_fck = { /* Alt clk used in power management */
788 .name = "dss2_fck",
bc51da4e 789 .ops = &clkops_omap2_dflt,
046d6b28 790 .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
d1b03f61 791 .clkdm_name = "dss_clkdm",
e32744b0
PW
792 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
793 .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
794 .init = &omap2_init_clksel_parent,
795 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
796 .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
797 .clksel = dss2_fck_clksel,
d4521f67 798 .recalc = &omap2_clksel_recalc,
046d6b28
TL
799};
800
801static struct clk dss_54m_fck = { /* Alt clk used in power management */
802 .name = "dss_54m_fck", /* 54m tv clk */
b36ee724 803 .ops = &clkops_omap2_dflt_wait,
046d6b28 804 .parent = &func_54m_ck,
d1b03f61 805 .clkdm_name = "dss_clkdm",
e32744b0
PW
806 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
807 .enable_bit = OMAP24XX_EN_TV_SHIFT,
808 .recalc = &followparent_recalc,
046d6b28
TL
809};
810
19c1c0ce
PW
811static struct clk wu_l4_ick = {
812 .name = "wu_l4_ick",
813 .ops = &clkops_null,
814 .parent = &sys_ck,
815 .clkdm_name = "wkup_clkdm",
816 .recalc = &followparent_recalc,
817};
818
046d6b28
TL
819/*
820 * CORE power domain ICLK & FCLK defines.
821 * Many of the these can have more than one possible parent. Entries
822 * here will likely have an L4 interface parent, and may have multiple
823 * functional clock parents.
824 */
e32744b0 825static const struct clksel_rate gpt_alt_rates[] = {
d74b4949 826 { .div = 1, .val = 2, .flags = RATE_IN_24XX },
e32744b0
PW
827 { .div = 0 }
828};
829
830static const struct clksel omap24xx_gpt_clksel[] = {
831 { .parent = &func_32k_ck, .rates = gpt_32k_rates },
832 { .parent = &sys_ck, .rates = gpt_sys_rates },
833 { .parent = &alt_ck, .rates = gpt_alt_rates },
834 { .parent = NULL },
835};
836
046d6b28
TL
837static struct clk gpt1_ick = {
838 .name = "gpt1_ick",
6ae690da 839 .ops = &clkops_omap2_iclk_dflt_wait,
19c1c0ce
PW
840 .parent = &wu_l4_ick,
841 .clkdm_name = "wkup_clkdm",
e32744b0
PW
842 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
843 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
844 .recalc = &followparent_recalc,
046d6b28
TL
845};
846
847static struct clk gpt1_fck = {
848 .name = "gpt1_fck",
b36ee724 849 .ops = &clkops_omap2_dflt_wait,
046d6b28 850 .parent = &func_32k_ck,
d1b03f61 851 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
852 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
853 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
854 .init = &omap2_init_clksel_parent,
855 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
856 .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
857 .clksel = omap24xx_gpt_clksel,
858 .recalc = &omap2_clksel_recalc,
859 .round_rate = &omap2_clksel_round_rate,
860 .set_rate = &omap2_clksel_set_rate
046d6b28
TL
861};
862
863static struct clk gpt2_ick = {
864 .name = "gpt2_ick",
6ae690da 865 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 866 .parent = &l4_ck,
d1b03f61 867 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
868 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
869 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
870 .recalc = &followparent_recalc,
046d6b28
TL
871};
872
873static struct clk gpt2_fck = {
874 .name = "gpt2_fck",
b36ee724 875 .ops = &clkops_omap2_dflt_wait,
046d6b28 876 .parent = &func_32k_ck,
d1b03f61 877 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
878 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
879 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
880 .init = &omap2_init_clksel_parent,
881 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
882 .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
883 .clksel = omap24xx_gpt_clksel,
884 .recalc = &omap2_clksel_recalc,
046d6b28
TL
885};
886
887static struct clk gpt3_ick = {
888 .name = "gpt3_ick",
6ae690da 889 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 890 .parent = &l4_ck,
d1b03f61 891 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
892 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
893 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
894 .recalc = &followparent_recalc,
046d6b28
TL
895};
896
897static struct clk gpt3_fck = {
898 .name = "gpt3_fck",
b36ee724 899 .ops = &clkops_omap2_dflt_wait,
046d6b28 900 .parent = &func_32k_ck,
d1b03f61 901 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
902 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
903 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
904 .init = &omap2_init_clksel_parent,
905 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
906 .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
907 .clksel = omap24xx_gpt_clksel,
908 .recalc = &omap2_clksel_recalc,
046d6b28
TL
909};
910
911static struct clk gpt4_ick = {
912 .name = "gpt4_ick",
6ae690da 913 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 914 .parent = &l4_ck,
d1b03f61 915 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
916 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
917 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
918 .recalc = &followparent_recalc,
046d6b28
TL
919};
920
921static struct clk gpt4_fck = {
922 .name = "gpt4_fck",
b36ee724 923 .ops = &clkops_omap2_dflt_wait,
046d6b28 924 .parent = &func_32k_ck,
d1b03f61 925 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
926 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
927 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
928 .init = &omap2_init_clksel_parent,
929 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
930 .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
931 .clksel = omap24xx_gpt_clksel,
932 .recalc = &omap2_clksel_recalc,
046d6b28
TL
933};
934
935static struct clk gpt5_ick = {
936 .name = "gpt5_ick",
6ae690da 937 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 938 .parent = &l4_ck,
d1b03f61 939 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
940 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
941 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
942 .recalc = &followparent_recalc,
046d6b28
TL
943};
944
945static struct clk gpt5_fck = {
946 .name = "gpt5_fck",
b36ee724 947 .ops = &clkops_omap2_dflt_wait,
046d6b28 948 .parent = &func_32k_ck,
d1b03f61 949 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
950 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
951 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
952 .init = &omap2_init_clksel_parent,
953 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
954 .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
955 .clksel = omap24xx_gpt_clksel,
956 .recalc = &omap2_clksel_recalc,
046d6b28
TL
957};
958
959static struct clk gpt6_ick = {
960 .name = "gpt6_ick",
6ae690da 961 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 962 .parent = &l4_ck,
d1b03f61 963 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
964 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
965 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
966 .recalc = &followparent_recalc,
046d6b28
TL
967};
968
969static struct clk gpt6_fck = {
970 .name = "gpt6_fck",
b36ee724 971 .ops = &clkops_omap2_dflt_wait,
046d6b28 972 .parent = &func_32k_ck,
d1b03f61 973 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
974 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
975 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
976 .init = &omap2_init_clksel_parent,
977 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
978 .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
979 .clksel = omap24xx_gpt_clksel,
980 .recalc = &omap2_clksel_recalc,
046d6b28
TL
981};
982
983static struct clk gpt7_ick = {
984 .name = "gpt7_ick",
6ae690da 985 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 986 .parent = &l4_ck,
a4fc9274 987 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
988 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
989 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
990 .recalc = &followparent_recalc,
046d6b28
TL
991};
992
993static struct clk gpt7_fck = {
994 .name = "gpt7_fck",
b36ee724 995 .ops = &clkops_omap2_dflt_wait,
046d6b28 996 .parent = &func_32k_ck,
d1b03f61 997 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
998 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
999 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
1000 .init = &omap2_init_clksel_parent,
1001 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1002 .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
1003 .clksel = omap24xx_gpt_clksel,
1004 .recalc = &omap2_clksel_recalc,
046d6b28
TL
1005};
1006
1007static struct clk gpt8_ick = {
1008 .name = "gpt8_ick",
6ae690da 1009 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1010 .parent = &l4_ck,
d1b03f61 1011 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1012 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1013 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1014 .recalc = &followparent_recalc,
046d6b28
TL
1015};
1016
1017static struct clk gpt8_fck = {
1018 .name = "gpt8_fck",
b36ee724 1019 .ops = &clkops_omap2_dflt_wait,
046d6b28 1020 .parent = &func_32k_ck,
d1b03f61 1021 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1022 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1023 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1024 .init = &omap2_init_clksel_parent,
1025 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1026 .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
1027 .clksel = omap24xx_gpt_clksel,
1028 .recalc = &omap2_clksel_recalc,
046d6b28
TL
1029};
1030
1031static struct clk gpt9_ick = {
1032 .name = "gpt9_ick",
6ae690da 1033 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1034 .parent = &l4_ck,
d1b03f61 1035 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1036 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1037 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1038 .recalc = &followparent_recalc,
046d6b28
TL
1039};
1040
1041static struct clk gpt9_fck = {
1042 .name = "gpt9_fck",
b36ee724 1043 .ops = &clkops_omap2_dflt_wait,
046d6b28 1044 .parent = &func_32k_ck,
d1b03f61 1045 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1046 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1047 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1048 .init = &omap2_init_clksel_parent,
1049 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1050 .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
1051 .clksel = omap24xx_gpt_clksel,
1052 .recalc = &omap2_clksel_recalc,
046d6b28
TL
1053};
1054
1055static struct clk gpt10_ick = {
1056 .name = "gpt10_ick",
6ae690da 1057 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1058 .parent = &l4_ck,
d1b03f61 1059 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1060 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1061 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1062 .recalc = &followparent_recalc,
046d6b28
TL
1063};
1064
1065static struct clk gpt10_fck = {
1066 .name = "gpt10_fck",
b36ee724 1067 .ops = &clkops_omap2_dflt_wait,
046d6b28 1068 .parent = &func_32k_ck,
d1b03f61 1069 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1070 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1071 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1072 .init = &omap2_init_clksel_parent,
1073 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1074 .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
1075 .clksel = omap24xx_gpt_clksel,
1076 .recalc = &omap2_clksel_recalc,
046d6b28
TL
1077};
1078
1079static struct clk gpt11_ick = {
1080 .name = "gpt11_ick",
6ae690da 1081 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1082 .parent = &l4_ck,
d1b03f61 1083 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1084 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1085 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1086 .recalc = &followparent_recalc,
046d6b28
TL
1087};
1088
1089static struct clk gpt11_fck = {
1090 .name = "gpt11_fck",
b36ee724 1091 .ops = &clkops_omap2_dflt_wait,
046d6b28 1092 .parent = &func_32k_ck,
d1b03f61 1093 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1094 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1095 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1096 .init = &omap2_init_clksel_parent,
1097 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1098 .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
1099 .clksel = omap24xx_gpt_clksel,
1100 .recalc = &omap2_clksel_recalc,
046d6b28
TL
1101};
1102
1103static struct clk gpt12_ick = {
1104 .name = "gpt12_ick",
6ae690da 1105 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1106 .parent = &l4_ck,
d1b03f61 1107 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1108 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1109 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1110 .recalc = &followparent_recalc,
046d6b28
TL
1111};
1112
1113static struct clk gpt12_fck = {
1114 .name = "gpt12_fck",
b36ee724 1115 .ops = &clkops_omap2_dflt_wait,
f248076c 1116 .parent = &secure_32k_ck,
d1b03f61 1117 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1118 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1119 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1120 .init = &omap2_init_clksel_parent,
1121 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1122 .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
1123 .clksel = omap24xx_gpt_clksel,
1124 .recalc = &omap2_clksel_recalc,
046d6b28
TL
1125};
1126
1127static struct clk mcbsp1_ick = {
b92c170d 1128 .name = "mcbsp1_ick",
6ae690da 1129 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1130 .parent = &l4_ck,
d1b03f61 1131 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1132 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1133 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
1134 .recalc = &followparent_recalc,
046d6b28
TL
1135};
1136
1bccb345
PW
1137static const struct clksel_rate common_mcbsp_96m_rates[] = {
1138 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
1139 { .div = 0 }
1140};
1141
1142static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
1143 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
1144 { .div = 0 }
1145};
1146
1147static const struct clksel mcbsp_fck_clksel[] = {
1148 { .parent = &func_96m_ck, .rates = common_mcbsp_96m_rates },
1149 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
1150 { .parent = NULL }
1151};
1152
046d6b28 1153static struct clk mcbsp1_fck = {
b92c170d 1154 .name = "mcbsp1_fck",
b36ee724 1155 .ops = &clkops_omap2_dflt_wait,
046d6b28 1156 .parent = &func_96m_ck,
1bccb345 1157 .init = &omap2_init_clksel_parent,
d1b03f61 1158 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1159 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1160 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
1bccb345
PW
1161 .clksel_reg = OMAP242X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1162 .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
1163 .clksel = mcbsp_fck_clksel,
1164 .recalc = &omap2_clksel_recalc,
046d6b28
TL
1165};
1166
1167static struct clk mcbsp2_ick = {
b92c170d 1168 .name = "mcbsp2_ick",
6ae690da 1169 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1170 .parent = &l4_ck,
d1b03f61 1171 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1172 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1173 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
1174 .recalc = &followparent_recalc,
046d6b28
TL
1175};
1176
1177static struct clk mcbsp2_fck = {
b92c170d 1178 .name = "mcbsp2_fck",
b36ee724 1179 .ops = &clkops_omap2_dflt_wait,
046d6b28 1180 .parent = &func_96m_ck,
1bccb345 1181 .init = &omap2_init_clksel_parent,
d1b03f61 1182 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1183 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1184 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
1bccb345
PW
1185 .clksel_reg = OMAP242X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1186 .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
1187 .clksel = mcbsp_fck_clksel,
1188 .recalc = &omap2_clksel_recalc,
046d6b28
TL
1189};
1190
046d6b28 1191static struct clk mcspi1_ick = {
b92c170d 1192 .name = "mcspi1_ick",
6ae690da 1193 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1194 .parent = &l4_ck,
d1b03f61 1195 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1196 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1197 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1198 .recalc = &followparent_recalc,
046d6b28
TL
1199};
1200
1201static struct clk mcspi1_fck = {
b92c170d 1202 .name = "mcspi1_fck",
b36ee724 1203 .ops = &clkops_omap2_dflt_wait,
046d6b28 1204 .parent = &func_48m_ck,
d1b03f61 1205 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1206 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1207 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1208 .recalc = &followparent_recalc,
046d6b28
TL
1209};
1210
1211static struct clk mcspi2_ick = {
b92c170d 1212 .name = "mcspi2_ick",
6ae690da 1213 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1214 .parent = &l4_ck,
d1b03f61 1215 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1216 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1217 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1218 .recalc = &followparent_recalc,
046d6b28
TL
1219};
1220
1221static struct clk mcspi2_fck = {
b92c170d 1222 .name = "mcspi2_fck",
b36ee724 1223 .ops = &clkops_omap2_dflt_wait,
046d6b28 1224 .parent = &func_48m_ck,
d1b03f61 1225 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1226 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1227 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1228 .recalc = &followparent_recalc,
046d6b28
TL
1229};
1230
046d6b28
TL
1231static struct clk uart1_ick = {
1232 .name = "uart1_ick",
6ae690da 1233 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1234 .parent = &l4_ck,
d1b03f61 1235 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1236 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1237 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
1238 .recalc = &followparent_recalc,
046d6b28
TL
1239};
1240
1241static struct clk uart1_fck = {
1242 .name = "uart1_fck",
b36ee724 1243 .ops = &clkops_omap2_dflt_wait,
046d6b28 1244 .parent = &func_48m_ck,
d1b03f61 1245 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1246 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1247 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
1248 .recalc = &followparent_recalc,
046d6b28
TL
1249};
1250
1251static struct clk uart2_ick = {
1252 .name = "uart2_ick",
6ae690da 1253 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1254 .parent = &l4_ck,
d1b03f61 1255 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1256 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1257 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
1258 .recalc = &followparent_recalc,
046d6b28
TL
1259};
1260
1261static struct clk uart2_fck = {
1262 .name = "uart2_fck",
b36ee724 1263 .ops = &clkops_omap2_dflt_wait,
046d6b28 1264 .parent = &func_48m_ck,
d1b03f61 1265 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1266 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1267 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
1268 .recalc = &followparent_recalc,
046d6b28
TL
1269};
1270
1271static struct clk uart3_ick = {
1272 .name = "uart3_ick",
6ae690da 1273 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1274 .parent = &l4_ck,
d1b03f61 1275 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1276 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1277 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
1278 .recalc = &followparent_recalc,
046d6b28
TL
1279};
1280
1281static struct clk uart3_fck = {
1282 .name = "uart3_fck",
b36ee724 1283 .ops = &clkops_omap2_dflt_wait,
046d6b28 1284 .parent = &func_48m_ck,
d1b03f61 1285 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1286 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1287 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
1288 .recalc = &followparent_recalc,
046d6b28
TL
1289};
1290
1291static struct clk gpios_ick = {
1292 .name = "gpios_ick",
6ae690da 1293 .ops = &clkops_omap2_iclk_dflt_wait,
19c1c0ce
PW
1294 .parent = &wu_l4_ick,
1295 .clkdm_name = "wkup_clkdm",
e32744b0
PW
1296 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1297 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
1298 .recalc = &followparent_recalc,
046d6b28
TL
1299};
1300
1301static struct clk gpios_fck = {
1302 .name = "gpios_fck",
b36ee724 1303 .ops = &clkops_omap2_dflt_wait,
046d6b28 1304 .parent = &func_32k_ck,
d1b03f61 1305 .clkdm_name = "wkup_clkdm",
e32744b0
PW
1306 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1307 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
1308 .recalc = &followparent_recalc,
046d6b28
TL
1309};
1310
1311static struct clk mpu_wdt_ick = {
1312 .name = "mpu_wdt_ick",
6ae690da 1313 .ops = &clkops_omap2_iclk_dflt_wait,
19c1c0ce
PW
1314 .parent = &wu_l4_ick,
1315 .clkdm_name = "wkup_clkdm",
e32744b0
PW
1316 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1317 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
1318 .recalc = &followparent_recalc,
046d6b28
TL
1319};
1320
1321static struct clk mpu_wdt_fck = {
1322 .name = "mpu_wdt_fck",
b36ee724 1323 .ops = &clkops_omap2_dflt_wait,
046d6b28 1324 .parent = &func_32k_ck,
d1b03f61 1325 .clkdm_name = "wkup_clkdm",
e32744b0
PW
1326 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1327 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
1328 .recalc = &followparent_recalc,
046d6b28
TL
1329};
1330
1331static struct clk sync_32k_ick = {
1332 .name = "sync_32k_ick",
6ae690da 1333 .ops = &clkops_omap2_iclk_dflt_wait,
19c1c0ce
PW
1334 .parent = &wu_l4_ick,
1335 .clkdm_name = "wkup_clkdm",
8ad8ff65 1336 .flags = ENABLE_ON_INIT,
e32744b0
PW
1337 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1338 .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
1339 .recalc = &followparent_recalc,
046d6b28 1340};
d1b03f61 1341
046d6b28
TL
1342static struct clk wdt1_ick = {
1343 .name = "wdt1_ick",
6ae690da 1344 .ops = &clkops_omap2_iclk_dflt_wait,
19c1c0ce
PW
1345 .parent = &wu_l4_ick,
1346 .clkdm_name = "wkup_clkdm",
e32744b0
PW
1347 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1348 .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
1349 .recalc = &followparent_recalc,
046d6b28 1350};
d1b03f61 1351
046d6b28
TL
1352static struct clk omapctrl_ick = {
1353 .name = "omapctrl_ick",
6ae690da 1354 .ops = &clkops_omap2_iclk_dflt_wait,
19c1c0ce
PW
1355 .parent = &wu_l4_ick,
1356 .clkdm_name = "wkup_clkdm",
8ad8ff65 1357 .flags = ENABLE_ON_INIT,
e32744b0
PW
1358 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1359 .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
1360 .recalc = &followparent_recalc,
046d6b28 1361};
d1b03f61 1362
046d6b28
TL
1363static struct clk cam_ick = {
1364 .name = "cam_ick",
6ae690da 1365 .ops = &clkops_omap2_iclk_dflt,
046d6b28 1366 .parent = &l4_ck,
d1b03f61 1367 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1368 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1369 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
1370 .recalc = &followparent_recalc,
046d6b28
TL
1371};
1372
d1b03f61
PW
1373/*
1374 * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
1375 * split into two separate clocks, since the parent clocks are different
1376 * and the clockdomains are also different.
1377 */
046d6b28
TL
1378static struct clk cam_fck = {
1379 .name = "cam_fck",
bc51da4e 1380 .ops = &clkops_omap2_dflt,
046d6b28 1381 .parent = &func_96m_ck,
d1b03f61 1382 .clkdm_name = "core_l3_clkdm",
e32744b0
PW
1383 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1384 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
1385 .recalc = &followparent_recalc,
046d6b28
TL
1386};
1387
1388static struct clk mailboxes_ick = {
1389 .name = "mailboxes_ick",
6ae690da 1390 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1391 .parent = &l4_ck,
d1b03f61 1392 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1393 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1394 .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
1395 .recalc = &followparent_recalc,
046d6b28
TL
1396};
1397
1398static struct clk wdt4_ick = {
1399 .name = "wdt4_ick",
6ae690da 1400 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1401 .parent = &l4_ck,
d1b03f61 1402 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1403 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1404 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
1405 .recalc = &followparent_recalc,
046d6b28
TL
1406};
1407
1408static struct clk wdt4_fck = {
1409 .name = "wdt4_fck",
b36ee724 1410 .ops = &clkops_omap2_dflt_wait,
046d6b28 1411 .parent = &func_32k_ck,
d1b03f61 1412 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1413 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1414 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
1415 .recalc = &followparent_recalc,
046d6b28
TL
1416};
1417
1418static struct clk wdt3_ick = {
1419 .name = "wdt3_ick",
6ae690da 1420 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1421 .parent = &l4_ck,
d1b03f61 1422 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1423 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1424 .enable_bit = OMAP2420_EN_WDT3_SHIFT,
1425 .recalc = &followparent_recalc,
046d6b28
TL
1426};
1427
1428static struct clk wdt3_fck = {
1429 .name = "wdt3_fck",
b36ee724 1430 .ops = &clkops_omap2_dflt_wait,
046d6b28 1431 .parent = &func_32k_ck,
d1b03f61 1432 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1433 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1434 .enable_bit = OMAP2420_EN_WDT3_SHIFT,
1435 .recalc = &followparent_recalc,
046d6b28
TL
1436};
1437
1438static struct clk mspro_ick = {
1439 .name = "mspro_ick",
6ae690da 1440 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1441 .parent = &l4_ck,
d1b03f61 1442 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1443 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1444 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
1445 .recalc = &followparent_recalc,
046d6b28
TL
1446};
1447
1448static struct clk mspro_fck = {
1449 .name = "mspro_fck",
b36ee724 1450 .ops = &clkops_omap2_dflt_wait,
046d6b28 1451 .parent = &func_96m_ck,
d1b03f61 1452 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1453 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1454 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
1455 .recalc = &followparent_recalc,
046d6b28
TL
1456};
1457
1458static struct clk mmc_ick = {
1459 .name = "mmc_ick",
6ae690da 1460 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1461 .parent = &l4_ck,
d1b03f61 1462 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1463 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1464 .enable_bit = OMAP2420_EN_MMC_SHIFT,
1465 .recalc = &followparent_recalc,
046d6b28
TL
1466};
1467
1468static struct clk mmc_fck = {
1469 .name = "mmc_fck",
b36ee724 1470 .ops = &clkops_omap2_dflt_wait,
046d6b28 1471 .parent = &func_96m_ck,
d1b03f61 1472 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1473 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1474 .enable_bit = OMAP2420_EN_MMC_SHIFT,
1475 .recalc = &followparent_recalc,
046d6b28
TL
1476};
1477
1478static struct clk fac_ick = {
1479 .name = "fac_ick",
6ae690da 1480 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1481 .parent = &l4_ck,
d1b03f61 1482 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1483 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1484 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
1485 .recalc = &followparent_recalc,
046d6b28
TL
1486};
1487
1488static struct clk fac_fck = {
1489 .name = "fac_fck",
b36ee724 1490 .ops = &clkops_omap2_dflt_wait,
046d6b28 1491 .parent = &func_12m_ck,
d1b03f61 1492 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1493 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1494 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
1495 .recalc = &followparent_recalc,
046d6b28
TL
1496};
1497
1498static struct clk eac_ick = {
1499 .name = "eac_ick",
6ae690da 1500 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1501 .parent = &l4_ck,
d1b03f61 1502 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1503 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1504 .enable_bit = OMAP2420_EN_EAC_SHIFT,
1505 .recalc = &followparent_recalc,
046d6b28
TL
1506};
1507
1508static struct clk eac_fck = {
1509 .name = "eac_fck",
b36ee724 1510 .ops = &clkops_omap2_dflt_wait,
046d6b28 1511 .parent = &func_96m_ck,
d1b03f61 1512 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1513 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1514 .enable_bit = OMAP2420_EN_EAC_SHIFT,
1515 .recalc = &followparent_recalc,
046d6b28
TL
1516};
1517
1518static struct clk hdq_ick = {
1519 .name = "hdq_ick",
6ae690da 1520 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1521 .parent = &l4_ck,
d1b03f61 1522 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1523 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1524 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
1525 .recalc = &followparent_recalc,
046d6b28
TL
1526};
1527
1528static struct clk hdq_fck = {
1529 .name = "hdq_fck",
b36ee724 1530 .ops = &clkops_omap2_dflt_wait,
046d6b28 1531 .parent = &func_12m_ck,
d1b03f61 1532 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1533 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1534 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
1535 .recalc = &followparent_recalc,
046d6b28
TL
1536};
1537
1538static struct clk i2c2_ick = {
b92c170d 1539 .name = "i2c2_ick",
6ae690da 1540 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1541 .parent = &l4_ck,
d1b03f61 1542 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1543 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1544 .enable_bit = OMAP2420_EN_I2C2_SHIFT,
1545 .recalc = &followparent_recalc,
046d6b28
TL
1546};
1547
1548static struct clk i2c2_fck = {
b92c170d 1549 .name = "i2c2_fck",
b36ee724 1550 .ops = &clkops_omap2_dflt_wait,
046d6b28 1551 .parent = &func_12m_ck,
d1b03f61 1552 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1553 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1554 .enable_bit = OMAP2420_EN_I2C2_SHIFT,
1555 .recalc = &followparent_recalc,
046d6b28
TL
1556};
1557
046d6b28 1558static struct clk i2c1_ick = {
b92c170d 1559 .name = "i2c1_ick",
6ae690da 1560 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1561 .parent = &l4_ck,
d1b03f61 1562 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1563 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1564 .enable_bit = OMAP2420_EN_I2C1_SHIFT,
1565 .recalc = &followparent_recalc,
046d6b28
TL
1566};
1567
1568static struct clk i2c1_fck = {
b92c170d 1569 .name = "i2c1_fck",
b36ee724 1570 .ops = &clkops_omap2_dflt_wait,
046d6b28 1571 .parent = &func_12m_ck,
d1b03f61 1572 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1573 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1574 .enable_bit = OMAP2420_EN_I2C1_SHIFT,
1575 .recalc = &followparent_recalc,
046d6b28
TL
1576};
1577
6ae690da
PW
1578/*
1579 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1580 * accesses derived from this data.
1581 */
e32744b0
PW
1582static struct clk gpmc_fck = {
1583 .name = "gpmc_fck",
6ae690da 1584 .ops = &clkops_omap2_iclk_idle_only,
e32744b0 1585 .parent = &core_l3_ck,
8ad8ff65 1586 .flags = ENABLE_ON_INIT,
d1b03f61 1587 .clkdm_name = "core_l3_clkdm",
6ae690da
PW
1588 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1589 .enable_bit = OMAP24XX_AUTO_GPMC_SHIFT,
e32744b0
PW
1590 .recalc = &followparent_recalc,
1591};
1592
1593static struct clk sdma_fck = {
1594 .name = "sdma_fck",
897dcded 1595 .ops = &clkops_null, /* RMK: missing? */
e32744b0 1596 .parent = &core_l3_ck,
d1b03f61 1597 .clkdm_name = "core_l3_clkdm",
e32744b0
PW
1598 .recalc = &followparent_recalc,
1599};
1600
6ae690da
PW
1601/*
1602 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1603 * accesses derived from this data.
1604 */
e32744b0
PW
1605static struct clk sdma_ick = {
1606 .name = "sdma_ick",
6ae690da 1607 .ops = &clkops_omap2_iclk_idle_only,
a1fed577 1608 .parent = &core_l3_ck,
d1b03f61 1609 .clkdm_name = "core_l3_clkdm",
6ae690da
PW
1610 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1611 .enable_bit = OMAP24XX_AUTO_SDMA_SHIFT,
e32744b0 1612 .recalc = &followparent_recalc,
046d6b28
TL
1613};
1614
a56d9ea8
PW
1615/*
1616 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1617 * accesses derived from this data.
1618 */
1619static struct clk sdrc_ick = {
1620 .name = "sdrc_ick",
1621 .ops = &clkops_omap2_iclk_idle_only,
1622 .parent = &core_l3_ck,
1623 .flags = ENABLE_ON_INIT,
1624 .clkdm_name = "core_l3_clkdm",
1625 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1626 .enable_bit = OMAP24XX_AUTO_SDRC_SHIFT,
1627 .recalc = &followparent_recalc,
1628};
1629
046d6b28
TL
1630static struct clk vlynq_ick = {
1631 .name = "vlynq_ick",
6ae690da 1632 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1633 .parent = &core_l3_ck,
d1b03f61 1634 .clkdm_name = "core_l3_clkdm",
e32744b0
PW
1635 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1636 .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
1637 .recalc = &followparent_recalc,
1638};
1639
1640static const struct clksel_rate vlynq_fck_96m_rates[] = {
d74b4949 1641 { .div = 1, .val = 0, .flags = RATE_IN_242X },
e32744b0
PW
1642 { .div = 0 }
1643};
1644
1645static const struct clksel_rate vlynq_fck_core_rates[] = {
1646 { .div = 1, .val = 1, .flags = RATE_IN_242X },
1647 { .div = 2, .val = 2, .flags = RATE_IN_242X },
1648 { .div = 3, .val = 3, .flags = RATE_IN_242X },
1649 { .div = 4, .val = 4, .flags = RATE_IN_242X },
1650 { .div = 6, .val = 6, .flags = RATE_IN_242X },
1651 { .div = 8, .val = 8, .flags = RATE_IN_242X },
1652 { .div = 9, .val = 9, .flags = RATE_IN_242X },
1653 { .div = 12, .val = 12, .flags = RATE_IN_242X },
d74b4949 1654 { .div = 16, .val = 16, .flags = RATE_IN_242X },
e32744b0
PW
1655 { .div = 18, .val = 18, .flags = RATE_IN_242X },
1656 { .div = 0 }
1657};
1658
1659static const struct clksel vlynq_fck_clksel[] = {
1660 { .parent = &func_96m_ck, .rates = vlynq_fck_96m_rates },
1661 { .parent = &core_ck, .rates = vlynq_fck_core_rates },
1662 { .parent = NULL }
046d6b28
TL
1663};
1664
1665static struct clk vlynq_fck = {
1666 .name = "vlynq_fck",
b36ee724 1667 .ops = &clkops_omap2_dflt_wait,
046d6b28 1668 .parent = &func_96m_ck,
d1b03f61 1669 .clkdm_name = "core_l3_clkdm",
e32744b0
PW
1670 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1671 .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
1672 .init = &omap2_init_clksel_parent,
1673 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
1674 .clksel_mask = OMAP2420_CLKSEL_VLYNQ_MASK,
1675 .clksel = vlynq_fck_clksel,
1676 .recalc = &omap2_clksel_recalc,
046d6b28
TL
1677};
1678
046d6b28
TL
1679static struct clk des_ick = {
1680 .name = "des_ick",
6ae690da 1681 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1682 .parent = &l4_ck,
d1b03f61 1683 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1684 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1685 .enable_bit = OMAP24XX_EN_DES_SHIFT,
1686 .recalc = &followparent_recalc,
046d6b28
TL
1687};
1688
1689static struct clk sha_ick = {
1690 .name = "sha_ick",
6ae690da 1691 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1692 .parent = &l4_ck,
d1b03f61 1693 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1694 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1695 .enable_bit = OMAP24XX_EN_SHA_SHIFT,
1696 .recalc = &followparent_recalc,
046d6b28
TL
1697};
1698
1699static struct clk rng_ick = {
1700 .name = "rng_ick",
6ae690da 1701 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1702 .parent = &l4_ck,
d1b03f61 1703 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1704 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1705 .enable_bit = OMAP24XX_EN_RNG_SHIFT,
1706 .recalc = &followparent_recalc,
046d6b28
TL
1707};
1708
1709static struct clk aes_ick = {
1710 .name = "aes_ick",
6ae690da 1711 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1712 .parent = &l4_ck,
d1b03f61 1713 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1714 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1715 .enable_bit = OMAP24XX_EN_AES_SHIFT,
1716 .recalc = &followparent_recalc,
046d6b28
TL
1717};
1718
1719static struct clk pka_ick = {
1720 .name = "pka_ick",
6ae690da 1721 .ops = &clkops_omap2_iclk_dflt_wait,
046d6b28 1722 .parent = &l4_ck,
d1b03f61 1723 .clkdm_name = "core_l4_clkdm",
e32744b0
PW
1724 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1725 .enable_bit = OMAP24XX_EN_PKA_SHIFT,
1726 .recalc = &followparent_recalc,
046d6b28
TL
1727};
1728
1729static struct clk usb_fck = {
1730 .name = "usb_fck",
b36ee724 1731 .ops = &clkops_omap2_dflt_wait,
046d6b28 1732 .parent = &func_48m_ck,
d1b03f61 1733 .clkdm_name = "core_l3_clkdm",
e32744b0
PW
1734 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1735 .enable_bit = OMAP24XX_EN_USB_SHIFT,
1736 .recalc = &followparent_recalc,
046d6b28
TL
1737};
1738
046d6b28
TL
1739/*
1740 * This clock is a composite clock which does entire set changes then
1741 * forces a rebalance. It keys on the MPU speed, but it really could
1742 * be any key speed part of a set in the rate table.
1743 *
1744 * to really change a set, you need memory table sets which get changed
1745 * in sram, pre-notifiers & post notifiers, changing the top set, without
1746 * having low level display recalc's won't work... this is why dpm notifiers
1747 * work, isr's off, walk a list of clocks already _off_ and not messing with
1748 * the bus.
1749 *
1750 * This clock should have no parent. It embodies the entire upper level
1751 * active set. A parent will mess up some of the init also.
1752 */
1753static struct clk virt_prcm_set = {
1754 .name = "virt_prcm_set",
897dcded 1755 .ops = &clkops_null,
046d6b28 1756 .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
e32744b0 1757 .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
046d6b28
TL
1758 .set_rate = &omap2_select_table_rate,
1759 .round_rate = &omap2_round_to_table_rate,
1760};
e32744b0 1761
d8a94458
PW
1762
1763/*
1764 * clkdev integration
1765 */
1766
81b34fbe 1767static struct omap_clk omap2420_clks[] = {
d8a94458 1768 /* external root sources */
81b34fbe
PW
1769 CLK(NULL, "func_32k_ck", &func_32k_ck, CK_242X),
1770 CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_242X),
1771 CLK(NULL, "osc_ck", &osc_ck, CK_242X),
1772 CLK(NULL, "sys_ck", &sys_ck, CK_242X),
1773 CLK(NULL, "alt_ck", &alt_ck, CK_242X),
1bccb345
PW
1774 CLK("omap-mcbsp.1", "pad_fck", &mcbsp_clks, CK_242X),
1775 CLK("omap-mcbsp.2", "pad_fck", &mcbsp_clks, CK_242X),
1776 CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_242X),
d8a94458 1777 /* internal analog sources */
81b34fbe
PW
1778 CLK(NULL, "dpll_ck", &dpll_ck, CK_242X),
1779 CLK(NULL, "apll96_ck", &apll96_ck, CK_242X),
1780 CLK(NULL, "apll54_ck", &apll54_ck, CK_242X),
d8a94458 1781 /* internal prcm root sources */
81b34fbe
PW
1782 CLK(NULL, "func_54m_ck", &func_54m_ck, CK_242X),
1783 CLK(NULL, "core_ck", &core_ck, CK_242X),
1bccb345
PW
1784 CLK("omap-mcbsp.1", "prcm_fck", &func_96m_ck, CK_242X),
1785 CLK("omap-mcbsp.2", "prcm_fck", &func_96m_ck, CK_242X),
81b34fbe
PW
1786 CLK(NULL, "func_96m_ck", &func_96m_ck, CK_242X),
1787 CLK(NULL, "func_48m_ck", &func_48m_ck, CK_242X),
1788 CLK(NULL, "func_12m_ck", &func_12m_ck, CK_242X),
1789 CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_242X),
1790 CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_242X),
1791 CLK(NULL, "sys_clkout", &sys_clkout, CK_242X),
d8a94458
PW
1792 CLK(NULL, "sys_clkout2_src", &sys_clkout2_src, CK_242X),
1793 CLK(NULL, "sys_clkout2", &sys_clkout2, CK_242X),
1794 CLK(NULL, "emul_ck", &emul_ck, CK_242X),
1795 /* mpu domain clocks */
81b34fbe 1796 CLK(NULL, "mpu_ck", &mpu_ck, CK_242X),
d8a94458 1797 /* dsp domain clocks */
81b34fbe 1798 CLK(NULL, "dsp_fck", &dsp_fck, CK_242X),
d8a94458 1799 CLK(NULL, "dsp_ick", &dsp_ick, CK_242X),
d8a94458
PW
1800 CLK(NULL, "iva1_ifck", &iva1_ifck, CK_242X),
1801 CLK(NULL, "iva1_mpu_int_ifck", &iva1_mpu_int_ifck, CK_242X),
1802 /* GFX domain clocks */
81b34fbe
PW
1803 CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_242X),
1804 CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_242X),
1805 CLK(NULL, "gfx_ick", &gfx_ick, CK_242X),
d8a94458 1806 /* DSS domain clocks */
8b9cb3a8 1807 CLK("omapdss_dss", "ick", &dss_ick, CK_242X),
bf1e0776
BC
1808 CLK(NULL, "dss1_fck", &dss1_fck, CK_242X),
1809 CLK(NULL, "dss2_fck", &dss2_fck, CK_242X),
1810 CLK(NULL, "dss_54m_fck", &dss_54m_fck, CK_242X),
d8a94458 1811 /* L3 domain clocks */
81b34fbe
PW
1812 CLK(NULL, "core_l3_ck", &core_l3_ck, CK_242X),
1813 CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_242X),
1814 CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_242X),
d8a94458 1815 /* L4 domain clocks */
81b34fbe
PW
1816 CLK(NULL, "l4_ck", &l4_ck, CK_242X),
1817 CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_242X),
19c1c0ce 1818 CLK(NULL, "wu_l4_ick", &wu_l4_ick, CK_242X),
d8a94458 1819 /* virtual meta-group clock */
81b34fbe 1820 CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_242X),
d8a94458 1821 /* general l4 interface ck, multi-parent functional clk */
81b34fbe
PW
1822 CLK(NULL, "gpt1_ick", &gpt1_ick, CK_242X),
1823 CLK(NULL, "gpt1_fck", &gpt1_fck, CK_242X),
1824 CLK(NULL, "gpt2_ick", &gpt2_ick, CK_242X),
1825 CLK(NULL, "gpt2_fck", &gpt2_fck, CK_242X),
1826 CLK(NULL, "gpt3_ick", &gpt3_ick, CK_242X),
1827 CLK(NULL, "gpt3_fck", &gpt3_fck, CK_242X),
1828 CLK(NULL, "gpt4_ick", &gpt4_ick, CK_242X),
1829 CLK(NULL, "gpt4_fck", &gpt4_fck, CK_242X),
1830 CLK(NULL, "gpt5_ick", &gpt5_ick, CK_242X),
1831 CLK(NULL, "gpt5_fck", &gpt5_fck, CK_242X),
1832 CLK(NULL, "gpt6_ick", &gpt6_ick, CK_242X),
1833 CLK(NULL, "gpt6_fck", &gpt6_fck, CK_242X),
1834 CLK(NULL, "gpt7_ick", &gpt7_ick, CK_242X),
1835 CLK(NULL, "gpt7_fck", &gpt7_fck, CK_242X),
1836 CLK(NULL, "gpt8_ick", &gpt8_ick, CK_242X),
1837 CLK(NULL, "gpt8_fck", &gpt8_fck, CK_242X),
1838 CLK(NULL, "gpt9_ick", &gpt9_ick, CK_242X),
1839 CLK(NULL, "gpt9_fck", &gpt9_fck, CK_242X),
1840 CLK(NULL, "gpt10_ick", &gpt10_ick, CK_242X),
1841 CLK(NULL, "gpt10_fck", &gpt10_fck, CK_242X),
1842 CLK(NULL, "gpt11_ick", &gpt11_ick, CK_242X),
1843 CLK(NULL, "gpt11_fck", &gpt11_fck, CK_242X),
1844 CLK(NULL, "gpt12_ick", &gpt12_ick, CK_242X),
1845 CLK(NULL, "gpt12_fck", &gpt12_fck, CK_242X),
1846 CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_242X),
bf1e0776 1847 CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_242X),
81b34fbe 1848 CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_242X),
bf1e0776 1849 CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_242X),
81b34fbe 1850 CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_242X),
bf1e0776 1851 CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_242X),
81b34fbe 1852 CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_242X),
bf1e0776 1853 CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_242X),
81b34fbe
PW
1854 CLK(NULL, "uart1_ick", &uart1_ick, CK_242X),
1855 CLK(NULL, "uart1_fck", &uart1_fck, CK_242X),
1856 CLK(NULL, "uart2_ick", &uart2_ick, CK_242X),
1857 CLK(NULL, "uart2_fck", &uart2_fck, CK_242X),
1858 CLK(NULL, "uart3_ick", &uart3_ick, CK_242X),
1859 CLK(NULL, "uart3_fck", &uart3_fck, CK_242X),
1860 CLK(NULL, "gpios_ick", &gpios_ick, CK_242X),
1861 CLK(NULL, "gpios_fck", &gpios_fck, CK_242X),
1862 CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_242X),
bf1e0776 1863 CLK(NULL, "mpu_wdt_fck", &mpu_wdt_fck, CK_242X),
81b34fbe
PW
1864 CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_242X),
1865 CLK(NULL, "wdt1_ick", &wdt1_ick, CK_242X),
1866 CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_242X),
1867 CLK("omap24xxcam", "fck", &cam_fck, CK_242X),
1868 CLK("omap24xxcam", "ick", &cam_ick, CK_242X),
1869 CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_242X),
1870 CLK(NULL, "wdt4_ick", &wdt4_ick, CK_242X),
1871 CLK(NULL, "wdt4_fck", &wdt4_fck, CK_242X),
d8a94458
PW
1872 CLK(NULL, "wdt3_ick", &wdt3_ick, CK_242X),
1873 CLK(NULL, "wdt3_fck", &wdt3_fck, CK_242X),
81b34fbe
PW
1874 CLK(NULL, "mspro_ick", &mspro_ick, CK_242X),
1875 CLK(NULL, "mspro_fck", &mspro_fck, CK_242X),
d8a94458
PW
1876 CLK("mmci-omap.0", "ick", &mmc_ick, CK_242X),
1877 CLK("mmci-omap.0", "fck", &mmc_fck, CK_242X),
81b34fbe
PW
1878 CLK(NULL, "fac_ick", &fac_ick, CK_242X),
1879 CLK(NULL, "fac_fck", &fac_fck, CK_242X),
d8a94458
PW
1880 CLK(NULL, "eac_ick", &eac_ick, CK_242X),
1881 CLK(NULL, "eac_fck", &eac_fck, CK_242X),
81b34fbe 1882 CLK("omap_hdq.0", "ick", &hdq_ick, CK_242X),
bf1e0776 1883 CLK("omap_hdq.0", "fck", &hdq_fck, CK_242X),
f7bb0d9a 1884 CLK("omap_i2c.1", "ick", &i2c1_ick, CK_242X),
bf1e0776 1885 CLK(NULL, "i2c1_fck", &i2c1_fck, CK_242X),
f7bb0d9a 1886 CLK("omap_i2c.2", "ick", &i2c2_ick, CK_242X),
bf1e0776 1887 CLK(NULL, "i2c2_fck", &i2c2_fck, CK_242X),
81b34fbe
PW
1888 CLK(NULL, "gpmc_fck", &gpmc_fck, CK_242X),
1889 CLK(NULL, "sdma_fck", &sdma_fck, CK_242X),
1890 CLK(NULL, "sdma_ick", &sdma_ick, CK_242X),
a56d9ea8 1891 CLK(NULL, "sdrc_ick", &sdrc_ick, CK_242X),
d8a94458
PW
1892 CLK(NULL, "vlynq_ick", &vlynq_ick, CK_242X),
1893 CLK(NULL, "vlynq_fck", &vlynq_fck, CK_242X),
81b34fbe 1894 CLK(NULL, "des_ick", &des_ick, CK_242X),
ee5500c4 1895 CLK("omap-sham", "ick", &sha_ick, CK_242X),
81b34fbe 1896 CLK("omap_rng", "ick", &rng_ick, CK_242X),
82a0c149 1897 CLK("omap-aes", "ick", &aes_ick, CK_242X),
81b34fbe
PW
1898 CLK(NULL, "pka_ick", &pka_ick, CK_242X),
1899 CLK(NULL, "usb_fck", &usb_fck, CK_242X),
05ac10dd 1900 CLK("musb-hdrc", "fck", &osc_ck, CK_242X),
318c3e15
TKD
1901 CLK("omap_timer.1", "fck", &gpt1_fck, CK_242X),
1902 CLK("omap_timer.2", "fck", &gpt2_fck, CK_242X),
1903 CLK("omap_timer.3", "fck", &gpt3_fck, CK_242X),
1904 CLK("omap_timer.4", "fck", &gpt4_fck, CK_242X),
1905 CLK("omap_timer.5", "fck", &gpt5_fck, CK_242X),
1906 CLK("omap_timer.6", "fck", &gpt6_fck, CK_242X),
1907 CLK("omap_timer.7", "fck", &gpt7_fck, CK_242X),
1908 CLK("omap_timer.8", "fck", &gpt8_fck, CK_242X),
1909 CLK("omap_timer.9", "fck", &gpt9_fck, CK_242X),
1910 CLK("omap_timer.10", "fck", &gpt10_fck, CK_242X),
1911 CLK("omap_timer.11", "fck", &gpt11_fck, CK_242X),
1912 CLK("omap_timer.12", "fck", &gpt12_fck, CK_242X),
1913 CLK("omap_timer.1", "32k_ck", &func_32k_ck, CK_243X),
1914 CLK("omap_timer.2", "32k_ck", &func_32k_ck, CK_243X),
1915 CLK("omap_timer.3", "32k_ck", &func_32k_ck, CK_243X),
1916 CLK("omap_timer.4", "32k_ck", &func_32k_ck, CK_243X),
1917 CLK("omap_timer.5", "32k_ck", &func_32k_ck, CK_243X),
1918 CLK("omap_timer.6", "32k_ck", &func_32k_ck, CK_243X),
1919 CLK("omap_timer.7", "32k_ck", &func_32k_ck, CK_243X),
1920 CLK("omap_timer.8", "32k_ck", &func_32k_ck, CK_243X),
1921 CLK("omap_timer.9", "32k_ck", &func_32k_ck, CK_243X),
1922 CLK("omap_timer.10", "32k_ck", &func_32k_ck, CK_243X),
1923 CLK("omap_timer.11", "32k_ck", &func_32k_ck, CK_243X),
1924 CLK("omap_timer.12", "32k_ck", &func_32k_ck, CK_243X),
1925 CLK("omap_timer.1", "sys_ck", &sys_ck, CK_243X),
1926 CLK("omap_timer.2", "sys_ck", &sys_ck, CK_243X),
1927 CLK("omap_timer.3", "sys_ck", &sys_ck, CK_243X),
1928 CLK("omap_timer.4", "sys_ck", &sys_ck, CK_243X),
1929 CLK("omap_timer.5", "sys_ck", &sys_ck, CK_243X),
1930 CLK("omap_timer.6", "sys_ck", &sys_ck, CK_243X),
1931 CLK("omap_timer.7", "sys_ck", &sys_ck, CK_243X),
1932 CLK("omap_timer.8", "sys_ck", &sys_ck, CK_243X),
1933 CLK("omap_timer.9", "sys_ck", &sys_ck, CK_243X),
1934 CLK("omap_timer.10", "sys_ck", &sys_ck, CK_243X),
1935 CLK("omap_timer.11", "sys_ck", &sys_ck, CK_243X),
1936 CLK("omap_timer.12", "sys_ck", &sys_ck, CK_243X),
1937 CLK("omap_timer.1", "alt_ck", &alt_ck, CK_243X),
1938 CLK("omap_timer.2", "alt_ck", &alt_ck, CK_243X),
1939 CLK("omap_timer.3", "alt_ck", &alt_ck, CK_243X),
1940 CLK("omap_timer.4", "alt_ck", &alt_ck, CK_243X),
1941 CLK("omap_timer.5", "alt_ck", &alt_ck, CK_243X),
1942 CLK("omap_timer.6", "alt_ck", &alt_ck, CK_243X),
1943 CLK("omap_timer.7", "alt_ck", &alt_ck, CK_243X),
1944 CLK("omap_timer.8", "alt_ck", &alt_ck, CK_243X),
1945 CLK("omap_timer.9", "alt_ck", &alt_ck, CK_243X),
1946 CLK("omap_timer.10", "alt_ck", &alt_ck, CK_243X),
1947 CLK("omap_timer.11", "alt_ck", &alt_ck, CK_243X),
1948 CLK("omap_timer.12", "alt_ck", &alt_ck, CK_243X),
d8a94458
PW
1949};
1950
1951/*
1952 * init code
1953 */
1954
81b34fbe 1955int __init omap2420_clk_init(void)
d8a94458
PW
1956{
1957 const struct prcm_config *prcm;
1958 struct omap_clk *c;
1959 u32 clkrate;
81b34fbe
PW
1960
1961 prcm_clksrc_ctrl = OMAP2420_PRCM_CLKSRC_CTRL;
1962 cm_idlest_pll = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST);
1963 cpu_mask = RATE_IN_242X;
1964 rate_table = omap2420_rate_table;
d8a94458
PW
1965
1966 clk_init(&omap2_clk_functions);
1967
81b34fbe
PW
1968 for (c = omap2420_clks; c < omap2420_clks + ARRAY_SIZE(omap2420_clks);
1969 c++)
d8a94458
PW
1970 clk_preinit(c->lk.clk);
1971
1972 osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
1973 propagate_rate(&osc_ck);
44da0a51 1974 sys_ck.rate = omap2xxx_sys_clk_recalc(&sys_ck);
d8a94458
PW
1975 propagate_rate(&sys_ck);
1976
81b34fbe
PW
1977 for (c = omap2420_clks; c < omap2420_clks + ARRAY_SIZE(omap2420_clks);
1978 c++) {
1979 clkdev_add(&c->lk);
1980 clk_register(c->lk.clk);
1981 omap2_init_clk_clkdm(c->lk.clk);
1982 }
d8a94458 1983
c6461f5c
PW
1984 /* Disable autoidle on all clocks; let the PM code enable it later */
1985 omap_clk_disable_autoidle_all();
1986
d8a94458
PW
1987 /* Check the MPU rate set by bootloader */
1988 clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
1989 for (prcm = rate_table; prcm->mpu_speed; prcm++) {
1990 if (!(prcm->flags & cpu_mask))
1991 continue;
1992 if (prcm->xtal_speed != sys_ck.rate)
1993 continue;
1994 if (prcm->dpll_speed <= clkrate)
1995 break;
1996 }
1997 curr_prcm_set = prcm;
1998
1999 recalculate_root_clocks();
2000
81b34fbe
PW
2001 pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n",
2002 (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
2003 (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
d8a94458
PW
2004
2005 /*
2006 * Only enable those clocks we will need, let the drivers
2007 * enable other clocks as necessary
2008 */
2009 clk_enable_init_clocks();
2010
2011 /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
2012 vclk = clk_get(NULL, "virt_prcm_set");
2013 sclk = clk_get(NULL, "sys_ck");
2014 dclk = clk_get(NULL, "dpll_ck");
2015
2016 return 0;
2017}
6b8858a9 2018
This page took 0.675853 seconds and 5 git commands to generate.