OMAP4: clock data: Remove usb_host_fs clkdev with NULL dev
[deliverable/linux.git] / arch / arm / mach-omap2 / clock44xx_data.c
CommitLineData
972c5427
RN
1/*
2 * OMAP4 Clock data
3 *
54776050
RN
4 * Copyright (C) 2009-2010 Texas Instruments, Inc.
5 * Copyright (C) 2009-2010 Nokia Corporation
972c5427
RN
6 *
7 * Paul Walmsley (paul@pwsan.com)
8 * Rajendra Nayak (rnayak@ti.com)
9 * Benoit Cousson (b-cousson@ti.com)
10 *
11 * This file is automatically generated from the OMAP hardware databases.
12 * We respectfully ask that any modifications to this file be coordinated
13 * with the public linux-omap@vger.kernel.org mailing list and the
14 * authors above to ensure that the autogeneration scripts are kept
15 * up-to-date with the file contents.
16 *
17 * This program is free software; you can redistribute it and/or modify
18 * it under the terms of the GNU General Public License version 2 as
19 * published by the Free Software Foundation.
76cf5295
RN
20 *
21 * XXX Some of the ES1 clocks have been removed/changed; once support
22 * is added for discriminating clocks by ES level, these should be added back
23 * in.
972c5427
RN
24 */
25
26#include <linux/kernel.h>
93340a22 27#include <linux/list.h>
972c5427 28#include <linux/clk.h>
972c5427
RN
29#include <plat/clkdev_omap.h>
30
31#include "clock.h"
32#include "clock44xx.h"
d198b514
PW
33#include "cm1_44xx.h"
34#include "cm2_44xx.h"
972c5427 35#include "cm-regbits-44xx.h"
59fb659b 36#include "prm44xx.h"
972c5427 37#include "prm-regbits-44xx.h"
4814ced5 38#include "control.h"
e0cb70c5 39#include "scrm44xx.h"
972c5427 40
59fb659b
PW
41/* OMAP4 modulemode control */
42#define OMAP4430_MODULEMODE_HWCTRL 0
43#define OMAP4430_MODULEMODE_SWCTRL 1
44
972c5427
RN
45/* Root clocks */
46
47static struct clk extalt_clkin_ck = {
48 .name = "extalt_clkin_ck",
49 .rate = 59000000,
50 .ops = &clkops_null,
972c5427
RN
51};
52
53static struct clk pad_clks_ck = {
54 .name = "pad_clks_ck",
55 .rate = 12000000,
d9b98f5f
BC
56 .ops = &clkops_omap2_dflt,
57 .enable_reg = OMAP4430_CM_CLKSEL_ABE,
58 .enable_bit = OMAP4430_PAD_CLKS_GATE_SHIFT,
972c5427
RN
59};
60
61static struct clk pad_slimbus_core_clks_ck = {
62 .name = "pad_slimbus_core_clks_ck",
63 .rate = 12000000,
64 .ops = &clkops_null,
972c5427
RN
65};
66
67static struct clk secure_32k_clk_src_ck = {
68 .name = "secure_32k_clk_src_ck",
69 .rate = 32768,
70 .ops = &clkops_null,
972c5427
RN
71};
72
73static struct clk slimbus_clk = {
74 .name = "slimbus_clk",
75 .rate = 12000000,
d9b98f5f
BC
76 .ops = &clkops_omap2_dflt,
77 .enable_reg = OMAP4430_CM_CLKSEL_ABE,
78 .enable_bit = OMAP4430_SLIMBUS_CLK_GATE_SHIFT,
972c5427
RN
79};
80
81static struct clk sys_32k_ck = {
82 .name = "sys_32k_ck",
83 .rate = 32768,
84 .ops = &clkops_null,
972c5427
RN
85};
86
87static struct clk virt_12000000_ck = {
88 .name = "virt_12000000_ck",
89 .ops = &clkops_null,
90 .rate = 12000000,
91};
92
93static struct clk virt_13000000_ck = {
94 .name = "virt_13000000_ck",
95 .ops = &clkops_null,
96 .rate = 13000000,
97};
98
99static struct clk virt_16800000_ck = {
100 .name = "virt_16800000_ck",
101 .ops = &clkops_null,
102 .rate = 16800000,
103};
104
105static struct clk virt_19200000_ck = {
106 .name = "virt_19200000_ck",
107 .ops = &clkops_null,
108 .rate = 19200000,
109};
110
111static struct clk virt_26000000_ck = {
112 .name = "virt_26000000_ck",
113 .ops = &clkops_null,
114 .rate = 26000000,
115};
116
117static struct clk virt_27000000_ck = {
118 .name = "virt_27000000_ck",
119 .ops = &clkops_null,
120 .rate = 27000000,
121};
122
123static struct clk virt_38400000_ck = {
124 .name = "virt_38400000_ck",
125 .ops = &clkops_null,
126 .rate = 38400000,
127};
128
129static const struct clksel_rate div_1_0_rates[] = {
130 { .div = 1, .val = 0, .flags = RATE_IN_4430 },
131 { .div = 0 },
132};
133
134static const struct clksel_rate div_1_1_rates[] = {
135 { .div = 1, .val = 1, .flags = RATE_IN_4430 },
136 { .div = 0 },
137};
138
139static const struct clksel_rate div_1_2_rates[] = {
140 { .div = 1, .val = 2, .flags = RATE_IN_4430 },
141 { .div = 0 },
142};
143
144static const struct clksel_rate div_1_3_rates[] = {
145 { .div = 1, .val = 3, .flags = RATE_IN_4430 },
146 { .div = 0 },
147};
148
149static const struct clksel_rate div_1_4_rates[] = {
150 { .div = 1, .val = 4, .flags = RATE_IN_4430 },
151 { .div = 0 },
152};
153
154static const struct clksel_rate div_1_5_rates[] = {
155 { .div = 1, .val = 5, .flags = RATE_IN_4430 },
156 { .div = 0 },
157};
158
159static const struct clksel_rate div_1_6_rates[] = {
160 { .div = 1, .val = 6, .flags = RATE_IN_4430 },
161 { .div = 0 },
162};
163
164static const struct clksel_rate div_1_7_rates[] = {
165 { .div = 1, .val = 7, .flags = RATE_IN_4430 },
166 { .div = 0 },
167};
168
169static const struct clksel sys_clkin_sel[] = {
170 { .parent = &virt_12000000_ck, .rates = div_1_1_rates },
171 { .parent = &virt_13000000_ck, .rates = div_1_2_rates },
172 { .parent = &virt_16800000_ck, .rates = div_1_3_rates },
173 { .parent = &virt_19200000_ck, .rates = div_1_4_rates },
174 { .parent = &virt_26000000_ck, .rates = div_1_5_rates },
175 { .parent = &virt_27000000_ck, .rates = div_1_6_rates },
176 { .parent = &virt_38400000_ck, .rates = div_1_7_rates },
177 { .parent = NULL },
178};
179
180static struct clk sys_clkin_ck = {
181 .name = "sys_clkin_ck",
182 .rate = 38400000,
183 .clksel = sys_clkin_sel,
184 .init = &omap2_init_clksel_parent,
185 .clksel_reg = OMAP4430_CM_SYS_CLKSEL,
186 .clksel_mask = OMAP4430_SYS_CLKSEL_MASK,
187 .ops = &clkops_null,
188 .recalc = &omap2_clksel_recalc,
972c5427
RN
189};
190
76cf5295
RN
191static struct clk tie_low_clock_ck = {
192 .name = "tie_low_clock_ck",
193 .rate = 0,
194 .ops = &clkops_null,
195};
196
972c5427
RN
197static struct clk utmi_phy_clkout_ck = {
198 .name = "utmi_phy_clkout_ck",
76cf5295 199 .rate = 60000000,
972c5427 200 .ops = &clkops_null,
972c5427
RN
201};
202
203static struct clk xclk60mhsp1_ck = {
204 .name = "xclk60mhsp1_ck",
76cf5295 205 .rate = 60000000,
972c5427 206 .ops = &clkops_null,
972c5427
RN
207};
208
209static struct clk xclk60mhsp2_ck = {
210 .name = "xclk60mhsp2_ck",
76cf5295 211 .rate = 60000000,
972c5427 212 .ops = &clkops_null,
972c5427
RN
213};
214
215static struct clk xclk60motg_ck = {
216 .name = "xclk60motg_ck",
217 .rate = 60000000,
218 .ops = &clkops_null,
972c5427
RN
219};
220
221/* Module clocks and DPLL outputs */
222
76cf5295
RN
223static const struct clksel abe_dpll_bypass_clk_mux_sel[] = {
224 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
225 { .parent = &sys_32k_ck, .rates = div_1_1_rates },
972c5427
RN
226 { .parent = NULL },
227};
228
76cf5295
RN
229static struct clk abe_dpll_bypass_clk_mux_ck = {
230 .name = "abe_dpll_bypass_clk_mux_ck",
972c5427 231 .parent = &sys_clkin_ck,
972c5427 232 .ops = &clkops_null,
76cf5295 233 .recalc = &followparent_recalc,
972c5427
RN
234};
235
236static struct clk abe_dpll_refclk_mux_ck = {
237 .name = "abe_dpll_refclk_mux_ck",
76cf5295
RN
238 .parent = &sys_clkin_ck,
239 .clksel = abe_dpll_bypass_clk_mux_sel,
972c5427
RN
240 .init = &omap2_init_clksel_parent,
241 .clksel_reg = OMAP4430_CM_ABE_PLL_REF_CLKSEL,
242 .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
243 .ops = &clkops_null,
244 .recalc = &omap2_clksel_recalc,
972c5427
RN
245};
246
247/* DPLL_ABE */
248static struct dpll_data dpll_abe_dd = {
249 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
76cf5295 250 .clk_bypass = &abe_dpll_bypass_clk_mux_ck,
972c5427
RN
251 .clk_ref = &abe_dpll_refclk_mux_ck,
252 .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
253 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
254 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
255 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
256 .mult_mask = OMAP4430_DPLL_MULT_MASK,
257 .div1_mask = OMAP4430_DPLL_DIV_MASK,
258 .enable_mask = OMAP4430_DPLL_EN_MASK,
259 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
260 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
261 .max_multiplier = OMAP4430_MAX_DPLL_MULT,
262 .max_divider = OMAP4430_MAX_DPLL_DIV,
263 .min_divider = 1,
264};
265
266
267static struct clk dpll_abe_ck = {
268 .name = "dpll_abe_ck",
269 .parent = &abe_dpll_refclk_mux_ck,
270 .dpll_data = &dpll_abe_dd,
911bd739 271 .init = &omap2_init_dpll_parent,
657ebfad 272 .ops = &clkops_omap3_noncore_dpll_ops,
972c5427
RN
273 .recalc = &omap3_dpll_recalc,
274 .round_rate = &omap2_dpll_round_rate,
275 .set_rate = &omap3_noncore_dpll_set_rate,
972c5427
RN
276};
277
032b5a7e
TG
278static struct clk dpll_abe_x2_ck = {
279 .name = "dpll_abe_x2_ck",
280 .parent = &dpll_abe_ck,
70db8a62
RN
281 .flags = CLOCK_CLKOUTX2,
282 .ops = &clkops_omap4_dpllmx_ops,
032b5a7e 283 .recalc = &omap3_clkoutx2_recalc,
70db8a62 284 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
032b5a7e
TG
285};
286
287static const struct clksel_rate div31_1to31_rates[] = {
288 { .div = 1, .val = 1, .flags = RATE_IN_4430 },
289 { .div = 2, .val = 2, .flags = RATE_IN_4430 },
290 { .div = 3, .val = 3, .flags = RATE_IN_4430 },
291 { .div = 4, .val = 4, .flags = RATE_IN_4430 },
292 { .div = 5, .val = 5, .flags = RATE_IN_4430 },
293 { .div = 6, .val = 6, .flags = RATE_IN_4430 },
294 { .div = 7, .val = 7, .flags = RATE_IN_4430 },
295 { .div = 8, .val = 8, .flags = RATE_IN_4430 },
296 { .div = 9, .val = 9, .flags = RATE_IN_4430 },
297 { .div = 10, .val = 10, .flags = RATE_IN_4430 },
298 { .div = 11, .val = 11, .flags = RATE_IN_4430 },
299 { .div = 12, .val = 12, .flags = RATE_IN_4430 },
300 { .div = 13, .val = 13, .flags = RATE_IN_4430 },
301 { .div = 14, .val = 14, .flags = RATE_IN_4430 },
302 { .div = 15, .val = 15, .flags = RATE_IN_4430 },
303 { .div = 16, .val = 16, .flags = RATE_IN_4430 },
304 { .div = 17, .val = 17, .flags = RATE_IN_4430 },
305 { .div = 18, .val = 18, .flags = RATE_IN_4430 },
306 { .div = 19, .val = 19, .flags = RATE_IN_4430 },
307 { .div = 20, .val = 20, .flags = RATE_IN_4430 },
308 { .div = 21, .val = 21, .flags = RATE_IN_4430 },
309 { .div = 22, .val = 22, .flags = RATE_IN_4430 },
310 { .div = 23, .val = 23, .flags = RATE_IN_4430 },
311 { .div = 24, .val = 24, .flags = RATE_IN_4430 },
312 { .div = 25, .val = 25, .flags = RATE_IN_4430 },
313 { .div = 26, .val = 26, .flags = RATE_IN_4430 },
314 { .div = 27, .val = 27, .flags = RATE_IN_4430 },
315 { .div = 28, .val = 28, .flags = RATE_IN_4430 },
316 { .div = 29, .val = 29, .flags = RATE_IN_4430 },
317 { .div = 30, .val = 30, .flags = RATE_IN_4430 },
318 { .div = 31, .val = 31, .flags = RATE_IN_4430 },
319 { .div = 0 },
320};
321
322static const struct clksel dpll_abe_m2x2_div[] = {
323 { .parent = &dpll_abe_x2_ck, .rates = div31_1to31_rates },
324 { .parent = NULL },
325};
326
972c5427
RN
327static struct clk dpll_abe_m2x2_ck = {
328 .name = "dpll_abe_m2x2_ck",
032b5a7e
TG
329 .parent = &dpll_abe_x2_ck,
330 .clksel = dpll_abe_m2x2_div,
331 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
332 .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
70db8a62 333 .ops = &clkops_omap4_dpllmx_ops,
032b5a7e
TG
334 .recalc = &omap2_clksel_recalc,
335 .round_rate = &omap2_clksel_round_rate,
336 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
337};
338
339static struct clk abe_24m_fclk = {
340 .name = "abe_24m_fclk",
341 .parent = &dpll_abe_m2x2_ck,
342 .ops = &clkops_null,
f17f9726
JH
343 .fixed_div = 8,
344 .recalc = &omap_fixed_divisor_recalc,
972c5427
RN
345};
346
347static const struct clksel_rate div3_1to4_rates[] = {
348 { .div = 1, .val = 0, .flags = RATE_IN_4430 },
349 { .div = 2, .val = 1, .flags = RATE_IN_4430 },
350 { .div = 4, .val = 2, .flags = RATE_IN_4430 },
351 { .div = 0 },
352};
353
354static const struct clksel abe_clk_div[] = {
355 { .parent = &dpll_abe_m2x2_ck, .rates = div3_1to4_rates },
356 { .parent = NULL },
357};
358
359static struct clk abe_clk = {
360 .name = "abe_clk",
361 .parent = &dpll_abe_m2x2_ck,
362 .clksel = abe_clk_div,
363 .clksel_reg = OMAP4430_CM_CLKSEL_ABE,
364 .clksel_mask = OMAP4430_CLKSEL_OPP_MASK,
365 .ops = &clkops_null,
366 .recalc = &omap2_clksel_recalc,
367 .round_rate = &omap2_clksel_round_rate,
368 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
369};
370
76cf5295
RN
371static const struct clksel_rate div2_1to2_rates[] = {
372 { .div = 1, .val = 0, .flags = RATE_IN_4430 },
373 { .div = 2, .val = 1, .flags = RATE_IN_4430 },
374 { .div = 0 },
375};
376
972c5427
RN
377static const struct clksel aess_fclk_div[] = {
378 { .parent = &abe_clk, .rates = div2_1to2_rates },
379 { .parent = NULL },
380};
381
382static struct clk aess_fclk = {
383 .name = "aess_fclk",
384 .parent = &abe_clk,
385 .clksel = aess_fclk_div,
386 .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
387 .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
388 .ops = &clkops_null,
389 .recalc = &omap2_clksel_recalc,
390 .round_rate = &omap2_clksel_round_rate,
391 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
392};
393
032b5a7e
TG
394static struct clk dpll_abe_m3x2_ck = {
395 .name = "dpll_abe_m3x2_ck",
396 .parent = &dpll_abe_x2_ck,
397 .clksel = dpll_abe_m2x2_div,
972c5427
RN
398 .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_ABE,
399 .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
70db8a62 400 .ops = &clkops_omap4_dpllmx_ops,
972c5427
RN
401 .recalc = &omap2_clksel_recalc,
402 .round_rate = &omap2_clksel_round_rate,
403 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
404};
405
406static const struct clksel core_hsd_byp_clk_mux_sel[] = {
76cf5295 407 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
032b5a7e 408 { .parent = &dpll_abe_m3x2_ck, .rates = div_1_1_rates },
972c5427
RN
409 { .parent = NULL },
410};
411
412static struct clk core_hsd_byp_clk_mux_ck = {
413 .name = "core_hsd_byp_clk_mux_ck",
76cf5295 414 .parent = &sys_clkin_ck,
972c5427
RN
415 .clksel = core_hsd_byp_clk_mux_sel,
416 .init = &omap2_init_clksel_parent,
417 .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
418 .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
419 .ops = &clkops_null,
420 .recalc = &omap2_clksel_recalc,
972c5427
RN
421};
422
423/* DPLL_CORE */
424static struct dpll_data dpll_core_dd = {
425 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
426 .clk_bypass = &core_hsd_byp_clk_mux_ck,
76cf5295 427 .clk_ref = &sys_clkin_ck,
972c5427
RN
428 .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
429 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
430 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
431 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
432 .mult_mask = OMAP4430_DPLL_MULT_MASK,
433 .div1_mask = OMAP4430_DPLL_DIV_MASK,
434 .enable_mask = OMAP4430_DPLL_EN_MASK,
435 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
436 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
437 .max_multiplier = OMAP4430_MAX_DPLL_MULT,
438 .max_divider = OMAP4430_MAX_DPLL_DIV,
439 .min_divider = 1,
440};
441
442
443static struct clk dpll_core_ck = {
444 .name = "dpll_core_ck",
76cf5295 445 .parent = &sys_clkin_ck,
972c5427 446 .dpll_data = &dpll_core_dd,
911bd739 447 .init = &omap2_init_dpll_parent,
6c6f5a74 448 .ops = &clkops_omap3_core_dpll_ops,
972c5427 449 .recalc = &omap3_dpll_recalc,
972c5427
RN
450};
451
032b5a7e
TG
452static struct clk dpll_core_x2_ck = {
453 .name = "dpll_core_x2_ck",
454 .parent = &dpll_core_ck,
70db8a62 455 .flags = CLOCK_CLKOUTX2,
032b5a7e
TG
456 .ops = &clkops_null,
457 .recalc = &omap3_clkoutx2_recalc,
458};
459
460static const struct clksel dpll_core_m6x2_div[] = {
461 { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
972c5427
RN
462 { .parent = NULL },
463};
464
032b5a7e
TG
465static struct clk dpll_core_m6x2_ck = {
466 .name = "dpll_core_m6x2_ck",
467 .parent = &dpll_core_x2_ck,
468 .clksel = dpll_core_m6x2_div,
972c5427
RN
469 .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_CORE,
470 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
70db8a62 471 .ops = &clkops_omap4_dpllmx_ops,
972c5427
RN
472 .recalc = &omap2_clksel_recalc,
473 .round_rate = &omap2_clksel_round_rate,
474 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
475};
476
477static const struct clksel dbgclk_mux_sel[] = {
478 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
032b5a7e 479 { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
972c5427
RN
480 { .parent = NULL },
481};
482
483static struct clk dbgclk_mux_ck = {
484 .name = "dbgclk_mux_ck",
485 .parent = &sys_clkin_ck,
486 .ops = &clkops_null,
487 .recalc = &followparent_recalc,
972c5427
RN
488};
489
032b5a7e
TG
490static const struct clksel dpll_core_m2_div[] = {
491 { .parent = &dpll_core_ck, .rates = div31_1to31_rates },
492 { .parent = NULL },
493};
494
972c5427
RN
495static struct clk dpll_core_m2_ck = {
496 .name = "dpll_core_m2_ck",
497 .parent = &dpll_core_ck,
032b5a7e 498 .clksel = dpll_core_m2_div,
972c5427
RN
499 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_CORE,
500 .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
70db8a62 501 .ops = &clkops_omap4_dpllmx_ops,
972c5427
RN
502 .recalc = &omap2_clksel_recalc,
503 .round_rate = &omap2_clksel_round_rate,
504 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
505};
506
507static struct clk ddrphy_ck = {
508 .name = "ddrphy_ck",
509 .parent = &dpll_core_m2_ck,
510 .ops = &clkops_null,
f17f9726
JH
511 .fixed_div = 2,
512 .recalc = &omap_fixed_divisor_recalc,
972c5427
RN
513};
514
032b5a7e
TG
515static struct clk dpll_core_m5x2_ck = {
516 .name = "dpll_core_m5x2_ck",
517 .parent = &dpll_core_x2_ck,
518 .clksel = dpll_core_m6x2_div,
972c5427
RN
519 .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_CORE,
520 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
70db8a62 521 .ops = &clkops_omap4_dpllmx_ops,
972c5427
RN
522 .recalc = &omap2_clksel_recalc,
523 .round_rate = &omap2_clksel_round_rate,
524 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
525};
526
527static const struct clksel div_core_div[] = {
032b5a7e 528 { .parent = &dpll_core_m5x2_ck, .rates = div2_1to2_rates },
972c5427
RN
529 { .parent = NULL },
530};
531
532static struct clk div_core_ck = {
533 .name = "div_core_ck",
032b5a7e 534 .parent = &dpll_core_m5x2_ck,
972c5427
RN
535 .clksel = div_core_div,
536 .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
537 .clksel_mask = OMAP4430_CLKSEL_CORE_MASK,
538 .ops = &clkops_null,
539 .recalc = &omap2_clksel_recalc,
540 .round_rate = &omap2_clksel_round_rate,
541 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
542};
543
544static const struct clksel_rate div4_1to8_rates[] = {
545 { .div = 1, .val = 0, .flags = RATE_IN_4430 },
546 { .div = 2, .val = 1, .flags = RATE_IN_4430 },
547 { .div = 4, .val = 2, .flags = RATE_IN_4430 },
548 { .div = 8, .val = 3, .flags = RATE_IN_4430 },
549 { .div = 0 },
550};
551
552static const struct clksel div_iva_hs_clk_div[] = {
032b5a7e 553 { .parent = &dpll_core_m5x2_ck, .rates = div4_1to8_rates },
972c5427
RN
554 { .parent = NULL },
555};
556
557static struct clk div_iva_hs_clk = {
558 .name = "div_iva_hs_clk",
032b5a7e 559 .parent = &dpll_core_m5x2_ck,
972c5427
RN
560 .clksel = div_iva_hs_clk_div,
561 .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_IVA,
562 .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
563 .ops = &clkops_null,
564 .recalc = &omap2_clksel_recalc,
565 .round_rate = &omap2_clksel_round_rate,
566 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
567};
568
569static struct clk div_mpu_hs_clk = {
570 .name = "div_mpu_hs_clk",
032b5a7e 571 .parent = &dpll_core_m5x2_ck,
972c5427
RN
572 .clksel = div_iva_hs_clk_div,
573 .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_MPU,
574 .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
575 .ops = &clkops_null,
576 .recalc = &omap2_clksel_recalc,
577 .round_rate = &omap2_clksel_round_rate,
578 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
579};
580
032b5a7e
TG
581static struct clk dpll_core_m4x2_ck = {
582 .name = "dpll_core_m4x2_ck",
583 .parent = &dpll_core_x2_ck,
584 .clksel = dpll_core_m6x2_div,
972c5427
RN
585 .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_CORE,
586 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
70db8a62 587 .ops = &clkops_omap4_dpllmx_ops,
972c5427
RN
588 .recalc = &omap2_clksel_recalc,
589 .round_rate = &omap2_clksel_round_rate,
590 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
591};
592
593static struct clk dll_clk_div_ck = {
594 .name = "dll_clk_div_ck",
032b5a7e 595 .parent = &dpll_core_m4x2_ck,
972c5427 596 .ops = &clkops_null,
f17f9726
JH
597 .fixed_div = 2,
598 .recalc = &omap_fixed_divisor_recalc,
972c5427
RN
599};
600
032b5a7e
TG
601static const struct clksel dpll_abe_m2_div[] = {
602 { .parent = &dpll_abe_ck, .rates = div31_1to31_rates },
603 { .parent = NULL },
604};
605
972c5427
RN
606static struct clk dpll_abe_m2_ck = {
607 .name = "dpll_abe_m2_ck",
608 .parent = &dpll_abe_ck,
032b5a7e 609 .clksel = dpll_abe_m2_div,
972c5427
RN
610 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
611 .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
70db8a62 612 .ops = &clkops_omap4_dpllmx_ops,
972c5427
RN
613 .recalc = &omap2_clksel_recalc,
614 .round_rate = &omap2_clksel_round_rate,
615 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
616};
617
032b5a7e
TG
618static struct clk dpll_core_m3x2_ck = {
619 .name = "dpll_core_m3x2_ck",
620 .parent = &dpll_core_x2_ck,
621 .clksel = dpll_core_m6x2_div,
972c5427
RN
622 .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
623 .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
cb13459b
RN
624 .ops = &clkops_omap2_dflt,
625 .enable_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
626 .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
972c5427
RN
627 .recalc = &omap2_clksel_recalc,
628 .round_rate = &omap2_clksel_round_rate,
629 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
630};
631
032b5a7e
TG
632static struct clk dpll_core_m7x2_ck = {
633 .name = "dpll_core_m7x2_ck",
634 .parent = &dpll_core_x2_ck,
635 .clksel = dpll_core_m6x2_div,
972c5427
RN
636 .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_CORE,
637 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
70db8a62 638 .ops = &clkops_omap4_dpllmx_ops,
972c5427
RN
639 .recalc = &omap2_clksel_recalc,
640 .round_rate = &omap2_clksel_round_rate,
641 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
642};
643
644static const struct clksel iva_hsd_byp_clk_mux_sel[] = {
76cf5295 645 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
972c5427
RN
646 { .parent = &div_iva_hs_clk, .rates = div_1_1_rates },
647 { .parent = NULL },
648};
649
650static struct clk iva_hsd_byp_clk_mux_ck = {
651 .name = "iva_hsd_byp_clk_mux_ck",
76cf5295 652 .parent = &sys_clkin_ck,
768ab94f
JB
653 .clksel = iva_hsd_byp_clk_mux_sel,
654 .init = &omap2_init_clksel_parent,
655 .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
656 .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
972c5427 657 .ops = &clkops_null,
768ab94f 658 .recalc = &omap2_clksel_recalc,
972c5427
RN
659};
660
661/* DPLL_IVA */
662static struct dpll_data dpll_iva_dd = {
663 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
664 .clk_bypass = &iva_hsd_byp_clk_mux_ck,
76cf5295 665 .clk_ref = &sys_clkin_ck,
972c5427
RN
666 .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
667 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
668 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
669 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
670 .mult_mask = OMAP4430_DPLL_MULT_MASK,
671 .div1_mask = OMAP4430_DPLL_DIV_MASK,
672 .enable_mask = OMAP4430_DPLL_EN_MASK,
673 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
674 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
675 .max_multiplier = OMAP4430_MAX_DPLL_MULT,
676 .max_divider = OMAP4430_MAX_DPLL_DIV,
677 .min_divider = 1,
678};
679
680
681static struct clk dpll_iva_ck = {
682 .name = "dpll_iva_ck",
76cf5295 683 .parent = &sys_clkin_ck,
972c5427 684 .dpll_data = &dpll_iva_dd,
911bd739 685 .init = &omap2_init_dpll_parent,
657ebfad 686 .ops = &clkops_omap3_noncore_dpll_ops,
972c5427
RN
687 .recalc = &omap3_dpll_recalc,
688 .round_rate = &omap2_dpll_round_rate,
689 .set_rate = &omap3_noncore_dpll_set_rate,
972c5427
RN
690};
691
032b5a7e
TG
692static struct clk dpll_iva_x2_ck = {
693 .name = "dpll_iva_x2_ck",
694 .parent = &dpll_iva_ck,
70db8a62 695 .flags = CLOCK_CLKOUTX2,
032b5a7e
TG
696 .ops = &clkops_null,
697 .recalc = &omap3_clkoutx2_recalc,
698};
699
700static const struct clksel dpll_iva_m4x2_div[] = {
701 { .parent = &dpll_iva_x2_ck, .rates = div31_1to31_rates },
972c5427
RN
702 { .parent = NULL },
703};
704
032b5a7e
TG
705static struct clk dpll_iva_m4x2_ck = {
706 .name = "dpll_iva_m4x2_ck",
707 .parent = &dpll_iva_x2_ck,
708 .clksel = dpll_iva_m4x2_div,
972c5427
RN
709 .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_IVA,
710 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
70db8a62 711 .ops = &clkops_omap4_dpllmx_ops,
972c5427
RN
712 .recalc = &omap2_clksel_recalc,
713 .round_rate = &omap2_clksel_round_rate,
714 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
715};
716
032b5a7e
TG
717static struct clk dpll_iva_m5x2_ck = {
718 .name = "dpll_iva_m5x2_ck",
719 .parent = &dpll_iva_x2_ck,
720 .clksel = dpll_iva_m4x2_div,
972c5427
RN
721 .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_IVA,
722 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
70db8a62 723 .ops = &clkops_omap4_dpllmx_ops,
972c5427
RN
724 .recalc = &omap2_clksel_recalc,
725 .round_rate = &omap2_clksel_round_rate,
726 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
727};
728
729/* DPLL_MPU */
730static struct dpll_data dpll_mpu_dd = {
731 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
732 .clk_bypass = &div_mpu_hs_clk,
76cf5295 733 .clk_ref = &sys_clkin_ck,
972c5427
RN
734 .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
735 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
736 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
737 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
738 .mult_mask = OMAP4430_DPLL_MULT_MASK,
739 .div1_mask = OMAP4430_DPLL_DIV_MASK,
740 .enable_mask = OMAP4430_DPLL_EN_MASK,
741 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
742 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
743 .max_multiplier = OMAP4430_MAX_DPLL_MULT,
744 .max_divider = OMAP4430_MAX_DPLL_DIV,
745 .min_divider = 1,
746};
747
748
749static struct clk dpll_mpu_ck = {
750 .name = "dpll_mpu_ck",
76cf5295 751 .parent = &sys_clkin_ck,
972c5427 752 .dpll_data = &dpll_mpu_dd,
911bd739 753 .init = &omap2_init_dpll_parent,
657ebfad 754 .ops = &clkops_omap3_noncore_dpll_ops,
972c5427
RN
755 .recalc = &omap3_dpll_recalc,
756 .round_rate = &omap2_dpll_round_rate,
757 .set_rate = &omap3_noncore_dpll_set_rate,
972c5427
RN
758};
759
760static const struct clksel dpll_mpu_m2_div[] = {
761 { .parent = &dpll_mpu_ck, .rates = div31_1to31_rates },
762 { .parent = NULL },
763};
764
765static struct clk dpll_mpu_m2_ck = {
766 .name = "dpll_mpu_m2_ck",
767 .parent = &dpll_mpu_ck,
768 .clksel = dpll_mpu_m2_div,
769 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_MPU,
770 .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
70db8a62 771 .ops = &clkops_omap4_dpllmx_ops,
972c5427
RN
772 .recalc = &omap2_clksel_recalc,
773 .round_rate = &omap2_clksel_round_rate,
774 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
775};
776
777static struct clk per_hs_clk_div_ck = {
778 .name = "per_hs_clk_div_ck",
032b5a7e 779 .parent = &dpll_abe_m3x2_ck,
972c5427 780 .ops = &clkops_null,
f17f9726
JH
781 .fixed_div = 2,
782 .recalc = &omap_fixed_divisor_recalc,
972c5427
RN
783};
784
785static const struct clksel per_hsd_byp_clk_mux_sel[] = {
76cf5295 786 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
972c5427
RN
787 { .parent = &per_hs_clk_div_ck, .rates = div_1_1_rates },
788 { .parent = NULL },
789};
790
791static struct clk per_hsd_byp_clk_mux_ck = {
792 .name = "per_hsd_byp_clk_mux_ck",
76cf5295 793 .parent = &sys_clkin_ck,
972c5427
RN
794 .clksel = per_hsd_byp_clk_mux_sel,
795 .init = &omap2_init_clksel_parent,
796 .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
797 .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
798 .ops = &clkops_null,
799 .recalc = &omap2_clksel_recalc,
972c5427
RN
800};
801
802/* DPLL_PER */
803static struct dpll_data dpll_per_dd = {
804 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
805 .clk_bypass = &per_hsd_byp_clk_mux_ck,
76cf5295 806 .clk_ref = &sys_clkin_ck,
972c5427
RN
807 .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
808 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
809 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
810 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
811 .mult_mask = OMAP4430_DPLL_MULT_MASK,
812 .div1_mask = OMAP4430_DPLL_DIV_MASK,
813 .enable_mask = OMAP4430_DPLL_EN_MASK,
814 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
815 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
816 .max_multiplier = OMAP4430_MAX_DPLL_MULT,
817 .max_divider = OMAP4430_MAX_DPLL_DIV,
818 .min_divider = 1,
819};
820
821
822static struct clk dpll_per_ck = {
823 .name = "dpll_per_ck",
76cf5295 824 .parent = &sys_clkin_ck,
972c5427 825 .dpll_data = &dpll_per_dd,
911bd739 826 .init = &omap2_init_dpll_parent,
657ebfad 827 .ops = &clkops_omap3_noncore_dpll_ops,
972c5427
RN
828 .recalc = &omap3_dpll_recalc,
829 .round_rate = &omap2_dpll_round_rate,
830 .set_rate = &omap3_noncore_dpll_set_rate,
972c5427
RN
831};
832
833static const struct clksel dpll_per_m2_div[] = {
834 { .parent = &dpll_per_ck, .rates = div31_1to31_rates },
835 { .parent = NULL },
836};
837
838static struct clk dpll_per_m2_ck = {
839 .name = "dpll_per_m2_ck",
840 .parent = &dpll_per_ck,
841 .clksel = dpll_per_m2_div,
842 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
843 .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
70db8a62 844 .ops = &clkops_omap4_dpllmx_ops,
972c5427
RN
845 .recalc = &omap2_clksel_recalc,
846 .round_rate = &omap2_clksel_round_rate,
847 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
848};
849
032b5a7e
TG
850static struct clk dpll_per_x2_ck = {
851 .name = "dpll_per_x2_ck",
852 .parent = &dpll_per_ck,
70db8a62
RN
853 .flags = CLOCK_CLKOUTX2,
854 .ops = &clkops_omap4_dpllmx_ops,
032b5a7e 855 .recalc = &omap3_clkoutx2_recalc,
70db8a62 856 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
032b5a7e
TG
857};
858
859static const struct clksel dpll_per_m2x2_div[] = {
860 { .parent = &dpll_per_x2_ck, .rates = div31_1to31_rates },
861 { .parent = NULL },
862};
863
972c5427
RN
864static struct clk dpll_per_m2x2_ck = {
865 .name = "dpll_per_m2x2_ck",
032b5a7e
TG
866 .parent = &dpll_per_x2_ck,
867 .clksel = dpll_per_m2x2_div,
868 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
869 .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
70db8a62 870 .ops = &clkops_omap4_dpllmx_ops,
032b5a7e
TG
871 .recalc = &omap2_clksel_recalc,
872 .round_rate = &omap2_clksel_round_rate,
873 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
874};
875
032b5a7e
TG
876static struct clk dpll_per_m3x2_ck = {
877 .name = "dpll_per_m3x2_ck",
878 .parent = &dpll_per_x2_ck,
879 .clksel = dpll_per_m2x2_div,
972c5427
RN
880 .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
881 .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
cb13459b
RN
882 .ops = &clkops_omap2_dflt,
883 .enable_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
884 .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
972c5427
RN
885 .recalc = &omap2_clksel_recalc,
886 .round_rate = &omap2_clksel_round_rate,
887 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
888};
889
032b5a7e
TG
890static struct clk dpll_per_m4x2_ck = {
891 .name = "dpll_per_m4x2_ck",
892 .parent = &dpll_per_x2_ck,
893 .clksel = dpll_per_m2x2_div,
972c5427
RN
894 .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_PER,
895 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
70db8a62 896 .ops = &clkops_omap4_dpllmx_ops,
972c5427
RN
897 .recalc = &omap2_clksel_recalc,
898 .round_rate = &omap2_clksel_round_rate,
899 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
900};
901
032b5a7e
TG
902static struct clk dpll_per_m5x2_ck = {
903 .name = "dpll_per_m5x2_ck",
904 .parent = &dpll_per_x2_ck,
905 .clksel = dpll_per_m2x2_div,
972c5427
RN
906 .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_PER,
907 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
70db8a62 908 .ops = &clkops_omap4_dpllmx_ops,
972c5427
RN
909 .recalc = &omap2_clksel_recalc,
910 .round_rate = &omap2_clksel_round_rate,
911 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
912};
913
032b5a7e
TG
914static struct clk dpll_per_m6x2_ck = {
915 .name = "dpll_per_m6x2_ck",
916 .parent = &dpll_per_x2_ck,
917 .clksel = dpll_per_m2x2_div,
972c5427
RN
918 .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_PER,
919 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
70db8a62 920 .ops = &clkops_omap4_dpllmx_ops,
972c5427
RN
921 .recalc = &omap2_clksel_recalc,
922 .round_rate = &omap2_clksel_round_rate,
923 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
924};
925
032b5a7e
TG
926static struct clk dpll_per_m7x2_ck = {
927 .name = "dpll_per_m7x2_ck",
928 .parent = &dpll_per_x2_ck,
929 .clksel = dpll_per_m2x2_div,
972c5427
RN
930 .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_PER,
931 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
70db8a62 932 .ops = &clkops_omap4_dpllmx_ops,
972c5427
RN
933 .recalc = &omap2_clksel_recalc,
934 .round_rate = &omap2_clksel_round_rate,
935 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
936};
937
938/* DPLL_UNIPRO */
939static struct dpll_data dpll_unipro_dd = {
940 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_UNIPRO,
76cf5295
RN
941 .clk_bypass = &sys_clkin_ck,
942 .clk_ref = &sys_clkin_ck,
972c5427
RN
943 .control_reg = OMAP4430_CM_CLKMODE_DPLL_UNIPRO,
944 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
945 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_UNIPRO,
946 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_UNIPRO,
947 .mult_mask = OMAP4430_DPLL_MULT_MASK,
948 .div1_mask = OMAP4430_DPLL_DIV_MASK,
949 .enable_mask = OMAP4430_DPLL_EN_MASK,
950 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
951 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
a36795c1 952 .sddiv_mask = OMAP4430_DPLL_SD_DIV_MASK,
972c5427
RN
953 .max_multiplier = OMAP4430_MAX_DPLL_MULT,
954 .max_divider = OMAP4430_MAX_DPLL_DIV,
955 .min_divider = 1,
956};
957
958
959static struct clk dpll_unipro_ck = {
960 .name = "dpll_unipro_ck",
76cf5295 961 .parent = &sys_clkin_ck,
972c5427 962 .dpll_data = &dpll_unipro_dd,
911bd739 963 .init = &omap2_init_dpll_parent,
657ebfad 964 .ops = &clkops_omap3_noncore_dpll_ops,
972c5427
RN
965 .recalc = &omap3_dpll_recalc,
966 .round_rate = &omap2_dpll_round_rate,
967 .set_rate = &omap3_noncore_dpll_set_rate,
972c5427
RN
968};
969
032b5a7e
TG
970static struct clk dpll_unipro_x2_ck = {
971 .name = "dpll_unipro_x2_ck",
972 .parent = &dpll_unipro_ck,
70db8a62 973 .flags = CLOCK_CLKOUTX2,
032b5a7e
TG
974 .ops = &clkops_null,
975 .recalc = &omap3_clkoutx2_recalc,
976};
977
972c5427 978static const struct clksel dpll_unipro_m2x2_div[] = {
032b5a7e 979 { .parent = &dpll_unipro_x2_ck, .rates = div31_1to31_rates },
972c5427
RN
980 { .parent = NULL },
981};
982
983static struct clk dpll_unipro_m2x2_ck = {
984 .name = "dpll_unipro_m2x2_ck",
032b5a7e 985 .parent = &dpll_unipro_x2_ck,
972c5427
RN
986 .clksel = dpll_unipro_m2x2_div,
987 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_UNIPRO,
988 .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
70db8a62 989 .ops = &clkops_omap4_dpllmx_ops,
972c5427
RN
990 .recalc = &omap2_clksel_recalc,
991 .round_rate = &omap2_clksel_round_rate,
992 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
993};
994
995static struct clk usb_hs_clk_div_ck = {
996 .name = "usb_hs_clk_div_ck",
032b5a7e 997 .parent = &dpll_abe_m3x2_ck,
972c5427 998 .ops = &clkops_null,
f17f9726
JH
999 .fixed_div = 3,
1000 .recalc = &omap_fixed_divisor_recalc,
972c5427
RN
1001};
1002
1003/* DPLL_USB */
1004static struct dpll_data dpll_usb_dd = {
1005 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
1006 .clk_bypass = &usb_hs_clk_div_ck,
a36795c1 1007 .flags = DPLL_J_TYPE,
76cf5295 1008 .clk_ref = &sys_clkin_ck,
972c5427
RN
1009 .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
1010 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
1011 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
1012 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
1013 .mult_mask = OMAP4430_DPLL_MULT_MASK,
1014 .div1_mask = OMAP4430_DPLL_DIV_MASK,
1015 .enable_mask = OMAP4430_DPLL_EN_MASK,
1016 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
1017 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
962519e0 1018 .sddiv_mask = OMAP4430_DPLL_SD_DIV_MASK,
972c5427
RN
1019 .max_multiplier = OMAP4430_MAX_DPLL_MULT,
1020 .max_divider = OMAP4430_MAX_DPLL_DIV,
1021 .min_divider = 1,
1022};
1023
1024
1025static struct clk dpll_usb_ck = {
1026 .name = "dpll_usb_ck",
76cf5295 1027 .parent = &sys_clkin_ck,
972c5427 1028 .dpll_data = &dpll_usb_dd,
911bd739 1029 .init = &omap2_init_dpll_parent,
657ebfad 1030 .ops = &clkops_omap3_noncore_dpll_ops,
972c5427
RN
1031 .recalc = &omap3_dpll_recalc,
1032 .round_rate = &omap2_dpll_round_rate,
1033 .set_rate = &omap3_noncore_dpll_set_rate,
972c5427
RN
1034};
1035
1036static struct clk dpll_usb_clkdcoldo_ck = {
1037 .name = "dpll_usb_clkdcoldo_ck",
1038 .parent = &dpll_usb_ck,
70db8a62
RN
1039 .ops = &clkops_omap4_dpllmx_ops,
1040 .clksel_reg = OMAP4430_CM_CLKDCOLDO_DPLL_USB,
972c5427 1041 .recalc = &followparent_recalc,
972c5427
RN
1042};
1043
1044static const struct clksel dpll_usb_m2_div[] = {
1045 { .parent = &dpll_usb_ck, .rates = div31_1to31_rates },
1046 { .parent = NULL },
1047};
1048
1049static struct clk dpll_usb_m2_ck = {
1050 .name = "dpll_usb_m2_ck",
1051 .parent = &dpll_usb_ck,
1052 .clksel = dpll_usb_m2_div,
1053 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_USB,
1054 .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK,
70db8a62 1055 .ops = &clkops_omap4_dpllmx_ops,
972c5427
RN
1056 .recalc = &omap2_clksel_recalc,
1057 .round_rate = &omap2_clksel_round_rate,
1058 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
1059};
1060
1061static const struct clksel ducati_clk_mux_sel[] = {
1062 { .parent = &div_core_ck, .rates = div_1_0_rates },
032b5a7e 1063 { .parent = &dpll_per_m6x2_ck, .rates = div_1_1_rates },
972c5427
RN
1064 { .parent = NULL },
1065};
1066
1067static struct clk ducati_clk_mux_ck = {
1068 .name = "ducati_clk_mux_ck",
1069 .parent = &div_core_ck,
1070 .clksel = ducati_clk_mux_sel,
1071 .init = &omap2_init_clksel_parent,
1072 .clksel_reg = OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT,
1073 .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
1074 .ops = &clkops_null,
1075 .recalc = &omap2_clksel_recalc,
972c5427
RN
1076};
1077
1078static struct clk func_12m_fclk = {
1079 .name = "func_12m_fclk",
1080 .parent = &dpll_per_m2x2_ck,
1081 .ops = &clkops_null,
f17f9726
JH
1082 .fixed_div = 16,
1083 .recalc = &omap_fixed_divisor_recalc,
972c5427
RN
1084};
1085
1086static struct clk func_24m_clk = {
1087 .name = "func_24m_clk",
1088 .parent = &dpll_per_m2_ck,
1089 .ops = &clkops_null,
f17f9726
JH
1090 .fixed_div = 4,
1091 .recalc = &omap_fixed_divisor_recalc,
972c5427
RN
1092};
1093
1094static struct clk func_24mc_fclk = {
1095 .name = "func_24mc_fclk",
1096 .parent = &dpll_per_m2x2_ck,
1097 .ops = &clkops_null,
f17f9726
JH
1098 .fixed_div = 8,
1099 .recalc = &omap_fixed_divisor_recalc,
972c5427
RN
1100};
1101
1102static const struct clksel_rate div2_4to8_rates[] = {
1103 { .div = 4, .val = 0, .flags = RATE_IN_4430 },
1104 { .div = 8, .val = 1, .flags = RATE_IN_4430 },
1105 { .div = 0 },
1106};
1107
1108static const struct clksel func_48m_fclk_div[] = {
1109 { .parent = &dpll_per_m2x2_ck, .rates = div2_4to8_rates },
1110 { .parent = NULL },
1111};
1112
1113static struct clk func_48m_fclk = {
1114 .name = "func_48m_fclk",
1115 .parent = &dpll_per_m2x2_ck,
1116 .clksel = func_48m_fclk_div,
1117 .clksel_reg = OMAP4430_CM_SCALE_FCLK,
1118 .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
1119 .ops = &clkops_null,
1120 .recalc = &omap2_clksel_recalc,
1121 .round_rate = &omap2_clksel_round_rate,
1122 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
1123};
1124
1125static struct clk func_48mc_fclk = {
1126 .name = "func_48mc_fclk",
1127 .parent = &dpll_per_m2x2_ck,
1128 .ops = &clkops_null,
f17f9726
JH
1129 .fixed_div = 4,
1130 .recalc = &omap_fixed_divisor_recalc,
972c5427
RN
1131};
1132
1133static const struct clksel_rate div2_2to4_rates[] = {
1134 { .div = 2, .val = 0, .flags = RATE_IN_4430 },
1135 { .div = 4, .val = 1, .flags = RATE_IN_4430 },
1136 { .div = 0 },
1137};
1138
1139static const struct clksel func_64m_fclk_div[] = {
032b5a7e 1140 { .parent = &dpll_per_m4x2_ck, .rates = div2_2to4_rates },
972c5427
RN
1141 { .parent = NULL },
1142};
1143
1144static struct clk func_64m_fclk = {
1145 .name = "func_64m_fclk",
032b5a7e 1146 .parent = &dpll_per_m4x2_ck,
972c5427
RN
1147 .clksel = func_64m_fclk_div,
1148 .clksel_reg = OMAP4430_CM_SCALE_FCLK,
1149 .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
1150 .ops = &clkops_null,
1151 .recalc = &omap2_clksel_recalc,
1152 .round_rate = &omap2_clksel_round_rate,
1153 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
1154};
1155
1156static const struct clksel func_96m_fclk_div[] = {
1157 { .parent = &dpll_per_m2x2_ck, .rates = div2_2to4_rates },
1158 { .parent = NULL },
1159};
1160
1161static struct clk func_96m_fclk = {
1162 .name = "func_96m_fclk",
1163 .parent = &dpll_per_m2x2_ck,
1164 .clksel = func_96m_fclk_div,
1165 .clksel_reg = OMAP4430_CM_SCALE_FCLK,
1166 .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
1167 .ops = &clkops_null,
1168 .recalc = &omap2_clksel_recalc,
1169 .round_rate = &omap2_clksel_round_rate,
1170 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
1171};
1172
1173static const struct clksel hsmmc6_fclk_sel[] = {
1174 { .parent = &func_64m_fclk, .rates = div_1_0_rates },
1175 { .parent = &func_96m_fclk, .rates = div_1_1_rates },
1176 { .parent = NULL },
1177};
1178
1179static struct clk hsmmc6_fclk = {
1180 .name = "hsmmc6_fclk",
1181 .parent = &func_64m_fclk,
1182 .ops = &clkops_null,
1183 .recalc = &followparent_recalc,
972c5427
RN
1184};
1185
1186static const struct clksel_rate div2_1to8_rates[] = {
1187 { .div = 1, .val = 0, .flags = RATE_IN_4430 },
1188 { .div = 8, .val = 1, .flags = RATE_IN_4430 },
1189 { .div = 0 },
1190};
1191
1192static const struct clksel init_60m_fclk_div[] = {
1193 { .parent = &dpll_usb_m2_ck, .rates = div2_1to8_rates },
1194 { .parent = NULL },
1195};
1196
1197static struct clk init_60m_fclk = {
1198 .name = "init_60m_fclk",
1199 .parent = &dpll_usb_m2_ck,
1200 .clksel = init_60m_fclk_div,
1201 .clksel_reg = OMAP4430_CM_CLKSEL_USB_60MHZ,
1202 .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
1203 .ops = &clkops_null,
1204 .recalc = &omap2_clksel_recalc,
1205 .round_rate = &omap2_clksel_round_rate,
1206 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
1207};
1208
1209static const struct clksel l3_div_div[] = {
1210 { .parent = &div_core_ck, .rates = div2_1to2_rates },
1211 { .parent = NULL },
1212};
1213
1214static struct clk l3_div_ck = {
1215 .name = "l3_div_ck",
1216 .parent = &div_core_ck,
1217 .clksel = l3_div_div,
1218 .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
1219 .clksel_mask = OMAP4430_CLKSEL_L3_MASK,
1220 .ops = &clkops_null,
1221 .recalc = &omap2_clksel_recalc,
1222 .round_rate = &omap2_clksel_round_rate,
1223 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
1224};
1225
1226static const struct clksel l4_div_div[] = {
1227 { .parent = &l3_div_ck, .rates = div2_1to2_rates },
1228 { .parent = NULL },
1229};
1230
1231static struct clk l4_div_ck = {
1232 .name = "l4_div_ck",
1233 .parent = &l3_div_ck,
1234 .clksel = l4_div_div,
1235 .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
1236 .clksel_mask = OMAP4430_CLKSEL_L4_MASK,
1237 .ops = &clkops_null,
1238 .recalc = &omap2_clksel_recalc,
1239 .round_rate = &omap2_clksel_round_rate,
1240 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
1241};
1242
1243static struct clk lp_clk_div_ck = {
1244 .name = "lp_clk_div_ck",
1245 .parent = &dpll_abe_m2x2_ck,
1246 .ops = &clkops_null,
f17f9726
JH
1247 .fixed_div = 16,
1248 .recalc = &omap_fixed_divisor_recalc,
972c5427
RN
1249};
1250
1251static const struct clksel l4_wkup_clk_mux_sel[] = {
1252 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
1253 { .parent = &lp_clk_div_ck, .rates = div_1_1_rates },
1254 { .parent = NULL },
1255};
1256
1257static struct clk l4_wkup_clk_mux_ck = {
1258 .name = "l4_wkup_clk_mux_ck",
1259 .parent = &sys_clkin_ck,
1260 .clksel = l4_wkup_clk_mux_sel,
1261 .init = &omap2_init_clksel_parent,
1262 .clksel_reg = OMAP4430_CM_L4_WKUP_CLKSEL,
1263 .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
1264 .ops = &clkops_null,
1265 .recalc = &omap2_clksel_recalc,
972c5427
RN
1266};
1267
1268static const struct clksel per_abe_nc_fclk_div[] = {
1269 { .parent = &dpll_abe_m2_ck, .rates = div2_1to2_rates },
1270 { .parent = NULL },
1271};
1272
1273static struct clk per_abe_nc_fclk = {
1274 .name = "per_abe_nc_fclk",
1275 .parent = &dpll_abe_m2_ck,
1276 .clksel = per_abe_nc_fclk_div,
1277 .clksel_reg = OMAP4430_CM_SCALE_FCLK,
1278 .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
1279 .ops = &clkops_null,
1280 .recalc = &omap2_clksel_recalc,
1281 .round_rate = &omap2_clksel_round_rate,
1282 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
1283};
1284
1285static const struct clksel mcasp2_fclk_sel[] = {
1286 { .parent = &func_96m_fclk, .rates = div_1_0_rates },
1287 { .parent = &per_abe_nc_fclk, .rates = div_1_1_rates },
1288 { .parent = NULL },
1289};
1290
1291static struct clk mcasp2_fclk = {
1292 .name = "mcasp2_fclk",
1293 .parent = &func_96m_fclk,
1294 .ops = &clkops_null,
1295 .recalc = &followparent_recalc,
972c5427
RN
1296};
1297
1298static struct clk mcasp3_fclk = {
1299 .name = "mcasp3_fclk",
1300 .parent = &func_96m_fclk,
1301 .ops = &clkops_null,
1302 .recalc = &followparent_recalc,
972c5427
RN
1303};
1304
1305static struct clk ocp_abe_iclk = {
1306 .name = "ocp_abe_iclk",
1307 .parent = &aess_fclk,
1308 .ops = &clkops_null,
1309 .recalc = &followparent_recalc,
972c5427
RN
1310};
1311
1312static struct clk per_abe_24m_fclk = {
1313 .name = "per_abe_24m_fclk",
1314 .parent = &dpll_abe_m2_ck,
1315 .ops = &clkops_null,
f17f9726
JH
1316 .fixed_div = 4,
1317 .recalc = &omap_fixed_divisor_recalc,
972c5427
RN
1318};
1319
1320static const struct clksel pmd_stm_clock_mux_sel[] = {
1321 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
032b5a7e 1322 { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
76cf5295 1323 { .parent = &tie_low_clock_ck, .rates = div_1_2_rates },
972c5427
RN
1324 { .parent = NULL },
1325};
1326
1327static struct clk pmd_stm_clock_mux_ck = {
1328 .name = "pmd_stm_clock_mux_ck",
1329 .parent = &sys_clkin_ck,
1330 .ops = &clkops_null,
1331 .recalc = &followparent_recalc,
972c5427
RN
1332};
1333
1334static struct clk pmd_trace_clk_mux_ck = {
1335 .name = "pmd_trace_clk_mux_ck",
1336 .parent = &sys_clkin_ck,
1337 .ops = &clkops_null,
1338 .recalc = &followparent_recalc,
972c5427
RN
1339};
1340
76cf5295
RN
1341static const struct clksel syc_clk_div_div[] = {
1342 { .parent = &sys_clkin_ck, .rates = div2_1to2_rates },
1343 { .parent = NULL },
1344};
1345
972c5427
RN
1346static struct clk syc_clk_div_ck = {
1347 .name = "syc_clk_div_ck",
1348 .parent = &sys_clkin_ck,
76cf5295 1349 .clksel = syc_clk_div_div,
972c5427
RN
1350 .clksel_reg = OMAP4430_CM_ABE_DSS_SYS_CLKSEL,
1351 .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
1352 .ops = &clkops_null,
1353 .recalc = &omap2_clksel_recalc,
1354 .round_rate = &omap2_clksel_round_rate,
1355 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
1356};
1357
1358/* Leaf clocks controlled by modules */
1359
54776050
RN
1360static struct clk aes1_fck = {
1361 .name = "aes1_fck",
972c5427
RN
1362 .ops = &clkops_omap2_dflt,
1363 .enable_reg = OMAP4430_CM_L4SEC_AES1_CLKCTRL,
1364 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1365 .clkdm_name = "l4_secure_clkdm",
1366 .parent = &l3_div_ck,
1367 .recalc = &followparent_recalc,
1368};
1369
54776050
RN
1370static struct clk aes2_fck = {
1371 .name = "aes2_fck",
972c5427
RN
1372 .ops = &clkops_omap2_dflt,
1373 .enable_reg = OMAP4430_CM_L4SEC_AES2_CLKCTRL,
1374 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1375 .clkdm_name = "l4_secure_clkdm",
1376 .parent = &l3_div_ck,
1377 .recalc = &followparent_recalc,
1378};
1379
54776050
RN
1380static struct clk aess_fck = {
1381 .name = "aess_fck",
972c5427
RN
1382 .ops = &clkops_omap2_dflt,
1383 .enable_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
1384 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1385 .clkdm_name = "abe_clkdm",
1386 .parent = &aess_fclk,
1387 .recalc = &followparent_recalc,
1388};
1389
1c03f42f
BC
1390static struct clk bandgap_fclk = {
1391 .name = "bandgap_fclk",
1392 .ops = &clkops_omap2_dflt,
1393 .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
1394 .enable_bit = OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT,
1395 .clkdm_name = "l4_wkup_clkdm",
1396 .parent = &sys_32k_ck,
1397 .recalc = &followparent_recalc,
1398};
1399
54776050
RN
1400static struct clk des3des_fck = {
1401 .name = "des3des_fck",
972c5427
RN
1402 .ops = &clkops_omap2_dflt,
1403 .enable_reg = OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
1404 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1405 .clkdm_name = "l4_secure_clkdm",
1406 .parent = &l4_div_ck,
1407 .recalc = &followparent_recalc,
1408};
1409
1410static const struct clksel dmic_sync_mux_sel[] = {
1411 { .parent = &abe_24m_fclk, .rates = div_1_0_rates },
1412 { .parent = &syc_clk_div_ck, .rates = div_1_1_rates },
1413 { .parent = &func_24m_clk, .rates = div_1_2_rates },
1414 { .parent = NULL },
1415};
1416
1417static struct clk dmic_sync_mux_ck = {
1418 .name = "dmic_sync_mux_ck",
1419 .parent = &abe_24m_fclk,
1420 .clksel = dmic_sync_mux_sel,
1421 .init = &omap2_init_clksel_parent,
1422 .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
1423 .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
1424 .ops = &clkops_null,
1425 .recalc = &omap2_clksel_recalc,
972c5427
RN
1426};
1427
1428static const struct clksel func_dmic_abe_gfclk_sel[] = {
1429 { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
1430 { .parent = &pad_clks_ck, .rates = div_1_1_rates },
1431 { .parent = &slimbus_clk, .rates = div_1_2_rates },
1432 { .parent = NULL },
1433};
1434
54776050
RN
1435/* Merged func_dmic_abe_gfclk into dmic */
1436static struct clk dmic_fck = {
1437 .name = "dmic_fck",
972c5427
RN
1438 .parent = &dmic_sync_mux_ck,
1439 .clksel = func_dmic_abe_gfclk_sel,
1440 .init = &omap2_init_clksel_parent,
1441 .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
1442 .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
1443 .ops = &clkops_omap2_dflt,
1444 .recalc = &omap2_clksel_recalc,
972c5427
RN
1445 .enable_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
1446 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1447 .clkdm_name = "abe_clkdm",
1448};
1449
0e433271
BC
1450static struct clk dsp_fck = {
1451 .name = "dsp_fck",
1452 .ops = &clkops_omap2_dflt,
1453 .enable_reg = OMAP4430_CM_TESLA_TESLA_CLKCTRL,
1454 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1455 .clkdm_name = "tesla_clkdm",
032b5a7e 1456 .parent = &dpll_iva_m4x2_ck,
0e433271
BC
1457 .recalc = &followparent_recalc,
1458};
1459
1c03f42f
BC
1460static struct clk dss_sys_clk = {
1461 .name = "dss_sys_clk",
1462 .ops = &clkops_omap2_dflt,
1463 .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
1464 .enable_bit = OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT,
1465 .clkdm_name = "l3_dss_clkdm",
1466 .parent = &syc_clk_div_ck,
1467 .recalc = &followparent_recalc,
1468};
1469
1470static struct clk dss_tv_clk = {
1471 .name = "dss_tv_clk",
1472 .ops = &clkops_omap2_dflt,
1473 .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
1474 .enable_bit = OMAP4430_OPTFCLKEN_TV_CLK_SHIFT,
1475 .clkdm_name = "l3_dss_clkdm",
1476 .parent = &extalt_clkin_ck,
1477 .recalc = &followparent_recalc,
1478};
1479
1480static struct clk dss_dss_clk = {
1481 .name = "dss_dss_clk",
1482 .ops = &clkops_omap2_dflt,
1483 .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
1484 .enable_bit = OMAP4430_OPTFCLKEN_DSSCLK_SHIFT,
1485 .clkdm_name = "l3_dss_clkdm",
032b5a7e 1486 .parent = &dpll_per_m5x2_ck,
1c03f42f
BC
1487 .recalc = &followparent_recalc,
1488};
1489
1490static struct clk dss_48mhz_clk = {
1491 .name = "dss_48mhz_clk",
1492 .ops = &clkops_omap2_dflt,
1493 .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
1494 .enable_bit = OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT,
1495 .clkdm_name = "l3_dss_clkdm",
1496 .parent = &func_48mc_fclk,
1497 .recalc = &followparent_recalc,
1498};
1499
54776050
RN
1500static struct clk dss_fck = {
1501 .name = "dss_fck",
972c5427
RN
1502 .ops = &clkops_omap2_dflt,
1503 .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
1504 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1505 .clkdm_name = "l3_dss_clkdm",
1506 .parent = &l3_div_ck,
1507 .recalc = &followparent_recalc,
1508};
1509
0e433271
BC
1510static struct clk efuse_ctrl_cust_fck = {
1511 .name = "efuse_ctrl_cust_fck",
972c5427 1512 .ops = &clkops_omap2_dflt,
0e433271
BC
1513 .enable_reg = OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
1514 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1515 .clkdm_name = "l4_cefuse_clkdm",
1516 .parent = &sys_clkin_ck,
972c5427
RN
1517 .recalc = &followparent_recalc,
1518};
1519
0e433271
BC
1520static struct clk emif1_fck = {
1521 .name = "emif1_fck",
972c5427
RN
1522 .ops = &clkops_omap2_dflt,
1523 .enable_reg = OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
1524 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
090830b4 1525 .flags = ENABLE_ON_INIT,
972c5427
RN
1526 .clkdm_name = "l3_emif_clkdm",
1527 .parent = &ddrphy_ck,
1528 .recalc = &followparent_recalc,
1529};
1530
0e433271
BC
1531static struct clk emif2_fck = {
1532 .name = "emif2_fck",
972c5427
RN
1533 .ops = &clkops_omap2_dflt,
1534 .enable_reg = OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
1535 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
090830b4 1536 .flags = ENABLE_ON_INIT,
972c5427
RN
1537 .clkdm_name = "l3_emif_clkdm",
1538 .parent = &ddrphy_ck,
1539 .recalc = &followparent_recalc,
1540};
1541
1542static const struct clksel fdif_fclk_div[] = {
032b5a7e 1543 { .parent = &dpll_per_m4x2_ck, .rates = div3_1to4_rates },
972c5427
RN
1544 { .parent = NULL },
1545};
1546
54776050
RN
1547/* Merged fdif_fclk into fdif */
1548static struct clk fdif_fck = {
1549 .name = "fdif_fck",
032b5a7e 1550 .parent = &dpll_per_m4x2_ck,
972c5427
RN
1551 .clksel = fdif_fclk_div,
1552 .clksel_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
1553 .clksel_mask = OMAP4430_CLKSEL_FCLK_MASK,
1554 .ops = &clkops_omap2_dflt,
1555 .recalc = &omap2_clksel_recalc,
1556 .round_rate = &omap2_clksel_round_rate,
1557 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
1558 .enable_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
1559 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1560 .clkdm_name = "iss_clkdm",
1561};
1562
0e433271
BC
1563static struct clk fpka_fck = {
1564 .name = "fpka_fck",
972c5427 1565 .ops = &clkops_omap2_dflt,
0e433271 1566 .enable_reg = OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
972c5427 1567 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
0e433271
BC
1568 .clkdm_name = "l4_secure_clkdm",
1569 .parent = &l4_div_ck,
1570 .recalc = &followparent_recalc,
972c5427
RN
1571};
1572
1c03f42f
BC
1573static struct clk gpio1_dbclk = {
1574 .name = "gpio1_dbclk",
1575 .ops = &clkops_omap2_dflt,
1576 .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
1577 .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
1578 .clkdm_name = "l4_wkup_clkdm",
1579 .parent = &sys_32k_ck,
1580 .recalc = &followparent_recalc,
1581};
1582
54776050
RN
1583static struct clk gpio1_ick = {
1584 .name = "gpio1_ick",
972c5427
RN
1585 .ops = &clkops_omap2_dflt,
1586 .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
1587 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1588 .clkdm_name = "l4_wkup_clkdm",
1589 .parent = &l4_wkup_clk_mux_ck,
1590 .recalc = &followparent_recalc,
1591};
1592
1c03f42f
BC
1593static struct clk gpio2_dbclk = {
1594 .name = "gpio2_dbclk",
1595 .ops = &clkops_omap2_dflt,
1596 .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
1597 .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
1598 .clkdm_name = "l4_per_clkdm",
1599 .parent = &sys_32k_ck,
1600 .recalc = &followparent_recalc,
1601};
1602
54776050
RN
1603static struct clk gpio2_ick = {
1604 .name = "gpio2_ick",
972c5427
RN
1605 .ops = &clkops_omap2_dflt,
1606 .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
1607 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1608 .clkdm_name = "l4_per_clkdm",
1609 .parent = &l4_div_ck,
1610 .recalc = &followparent_recalc,
1611};
1612
1c03f42f
BC
1613static struct clk gpio3_dbclk = {
1614 .name = "gpio3_dbclk",
1615 .ops = &clkops_omap2_dflt,
1616 .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
1617 .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
1618 .clkdm_name = "l4_per_clkdm",
1619 .parent = &sys_32k_ck,
1620 .recalc = &followparent_recalc,
1621};
1622
54776050
RN
1623static struct clk gpio3_ick = {
1624 .name = "gpio3_ick",
972c5427
RN
1625 .ops = &clkops_omap2_dflt,
1626 .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
1627 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1628 .clkdm_name = "l4_per_clkdm",
1629 .parent = &l4_div_ck,
1630 .recalc = &followparent_recalc,
1631};
1632
1c03f42f
BC
1633static struct clk gpio4_dbclk = {
1634 .name = "gpio4_dbclk",
1635 .ops = &clkops_omap2_dflt,
1636 .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
1637 .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
1638 .clkdm_name = "l4_per_clkdm",
1639 .parent = &sys_32k_ck,
1640 .recalc = &followparent_recalc,
1641};
1642
54776050
RN
1643static struct clk gpio4_ick = {
1644 .name = "gpio4_ick",
972c5427
RN
1645 .ops = &clkops_omap2_dflt,
1646 .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
1647 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1648 .clkdm_name = "l4_per_clkdm",
1649 .parent = &l4_div_ck,
1650 .recalc = &followparent_recalc,
1651};
1652
1c03f42f
BC
1653static struct clk gpio5_dbclk = {
1654 .name = "gpio5_dbclk",
1655 .ops = &clkops_omap2_dflt,
1656 .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
1657 .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
1658 .clkdm_name = "l4_per_clkdm",
1659 .parent = &sys_32k_ck,
1660 .recalc = &followparent_recalc,
1661};
1662
54776050
RN
1663static struct clk gpio5_ick = {
1664 .name = "gpio5_ick",
972c5427
RN
1665 .ops = &clkops_omap2_dflt,
1666 .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
1667 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1668 .clkdm_name = "l4_per_clkdm",
1669 .parent = &l4_div_ck,
1670 .recalc = &followparent_recalc,
1671};
1672
1c03f42f
BC
1673static struct clk gpio6_dbclk = {
1674 .name = "gpio6_dbclk",
1675 .ops = &clkops_omap2_dflt,
1676 .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
1677 .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
1678 .clkdm_name = "l4_per_clkdm",
1679 .parent = &sys_32k_ck,
1680 .recalc = &followparent_recalc,
1681};
1682
54776050
RN
1683static struct clk gpio6_ick = {
1684 .name = "gpio6_ick",
972c5427
RN
1685 .ops = &clkops_omap2_dflt,
1686 .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
1687 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1688 .clkdm_name = "l4_per_clkdm",
1689 .parent = &l4_div_ck,
1690 .recalc = &followparent_recalc,
1691};
1692
54776050
RN
1693static struct clk gpmc_ick = {
1694 .name = "gpmc_ick",
972c5427
RN
1695 .ops = &clkops_omap2_dflt,
1696 .enable_reg = OMAP4430_CM_L3_2_GPMC_CLKCTRL,
1697 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1698 .clkdm_name = "l3_2_clkdm",
1699 .parent = &l3_div_ck,
1700 .recalc = &followparent_recalc,
1701};
1702
0e433271 1703static const struct clksel sgx_clk_mux_sel[] = {
032b5a7e
TG
1704 { .parent = &dpll_core_m7x2_ck, .rates = div_1_0_rates },
1705 { .parent = &dpll_per_m7x2_ck, .rates = div_1_1_rates },
972c5427
RN
1706 { .parent = NULL },
1707};
1708
0e433271
BC
1709/* Merged sgx_clk_mux into gpu */
1710static struct clk gpu_fck = {
1711 .name = "gpu_fck",
032b5a7e 1712 .parent = &dpll_core_m7x2_ck,
0e433271 1713 .clksel = sgx_clk_mux_sel,
972c5427 1714 .init = &omap2_init_clksel_parent,
0e433271
BC
1715 .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
1716 .clksel_mask = OMAP4430_CLKSEL_SGX_FCLK_MASK,
972c5427
RN
1717 .ops = &clkops_omap2_dflt,
1718 .recalc = &omap2_clksel_recalc,
0e433271 1719 .enable_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
972c5427 1720 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
0e433271 1721 .clkdm_name = "l3_gfx_clkdm",
972c5427
RN
1722};
1723
54776050
RN
1724static struct clk hdq1w_fck = {
1725 .name = "hdq1w_fck",
972c5427
RN
1726 .ops = &clkops_omap2_dflt,
1727 .enable_reg = OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
1728 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1729 .clkdm_name = "l4_per_clkdm",
1730 .parent = &func_12m_fclk,
1731 .recalc = &followparent_recalc,
1732};
1733
76cf5295
RN
1734static const struct clksel hsi_fclk_div[] = {
1735 { .parent = &dpll_per_m2x2_ck, .rates = div3_1to4_rates },
1736 { .parent = NULL },
1737};
1738
54776050 1739/* Merged hsi_fclk into hsi */
0e433271
BC
1740static struct clk hsi_fck = {
1741 .name = "hsi_fck",
972c5427 1742 .parent = &dpll_per_m2x2_ck,
76cf5295 1743 .clksel = hsi_fclk_div,
972c5427
RN
1744 .clksel_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
1745 .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
1746 .ops = &clkops_omap2_dflt,
1747 .recalc = &omap2_clksel_recalc,
1748 .round_rate = &omap2_clksel_round_rate,
1749 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
1750 .enable_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
1751 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1752 .clkdm_name = "l3_init_clkdm",
1753};
1754
54776050
RN
1755static struct clk i2c1_fck = {
1756 .name = "i2c1_fck",
972c5427
RN
1757 .ops = &clkops_omap2_dflt,
1758 .enable_reg = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
1759 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1760 .clkdm_name = "l4_per_clkdm",
1761 .parent = &func_96m_fclk,
1762 .recalc = &followparent_recalc,
1763};
1764
54776050
RN
1765static struct clk i2c2_fck = {
1766 .name = "i2c2_fck",
972c5427
RN
1767 .ops = &clkops_omap2_dflt,
1768 .enable_reg = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
1769 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1770 .clkdm_name = "l4_per_clkdm",
1771 .parent = &func_96m_fclk,
1772 .recalc = &followparent_recalc,
1773};
1774
54776050
RN
1775static struct clk i2c3_fck = {
1776 .name = "i2c3_fck",
972c5427
RN
1777 .ops = &clkops_omap2_dflt,
1778 .enable_reg = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
1779 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1780 .clkdm_name = "l4_per_clkdm",
1781 .parent = &func_96m_fclk,
1782 .recalc = &followparent_recalc,
1783};
1784
54776050
RN
1785static struct clk i2c4_fck = {
1786 .name = "i2c4_fck",
972c5427
RN
1787 .ops = &clkops_omap2_dflt,
1788 .enable_reg = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
1789 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1790 .clkdm_name = "l4_per_clkdm",
1791 .parent = &func_96m_fclk,
1792 .recalc = &followparent_recalc,
1793};
1794
0e433271
BC
1795static struct clk ipu_fck = {
1796 .name = "ipu_fck",
1797 .ops = &clkops_omap2_dflt,
1798 .enable_reg = OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
1799 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1800 .clkdm_name = "ducati_clkdm",
1801 .parent = &ducati_clk_mux_ck,
1802 .recalc = &followparent_recalc,
1803};
1804
1c03f42f
BC
1805static struct clk iss_ctrlclk = {
1806 .name = "iss_ctrlclk",
1807 .ops = &clkops_omap2_dflt,
1808 .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
1809 .enable_bit = OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT,
1810 .clkdm_name = "iss_clkdm",
1811 .parent = &func_96m_fclk,
1812 .recalc = &followparent_recalc,
1813};
1814
54776050
RN
1815static struct clk iss_fck = {
1816 .name = "iss_fck",
972c5427
RN
1817 .ops = &clkops_omap2_dflt,
1818 .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
1819 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1820 .clkdm_name = "iss_clkdm",
1821 .parent = &ducati_clk_mux_ck,
1822 .recalc = &followparent_recalc,
1823};
1824
0e433271
BC
1825static struct clk iva_fck = {
1826 .name = "iva_fck",
972c5427
RN
1827 .ops = &clkops_omap2_dflt,
1828 .enable_reg = OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
1829 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1830 .clkdm_name = "ivahd_clkdm",
032b5a7e 1831 .parent = &dpll_iva_m5x2_ck,
972c5427
RN
1832 .recalc = &followparent_recalc,
1833};
1834
0e433271
BC
1835static struct clk kbd_fck = {
1836 .name = "kbd_fck",
972c5427
RN
1837 .ops = &clkops_omap2_dflt,
1838 .enable_reg = OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
1839 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1840 .clkdm_name = "l4_wkup_clkdm",
1841 .parent = &sys_32k_ck,
1842 .recalc = &followparent_recalc,
1843};
1844
0e433271
BC
1845static struct clk l3_instr_ick = {
1846 .name = "l3_instr_ick",
972c5427
RN
1847 .ops = &clkops_omap2_dflt,
1848 .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
1849 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1850 .clkdm_name = "l3_instr_clkdm",
60a0e5d9 1851 .flags = ENABLE_ON_INIT,
972c5427
RN
1852 .parent = &l3_div_ck,
1853 .recalc = &followparent_recalc,
1854};
1855
0e433271
BC
1856static struct clk l3_main_3_ick = {
1857 .name = "l3_main_3_ick",
972c5427
RN
1858 .ops = &clkops_omap2_dflt,
1859 .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
1860 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1861 .clkdm_name = "l3_instr_clkdm",
60a0e5d9 1862 .flags = ENABLE_ON_INIT,
972c5427
RN
1863 .parent = &l3_div_ck,
1864 .recalc = &followparent_recalc,
1865};
1866
1867static struct clk mcasp_sync_mux_ck = {
1868 .name = "mcasp_sync_mux_ck",
1869 .parent = &abe_24m_fclk,
1870 .clksel = dmic_sync_mux_sel,
1871 .init = &omap2_init_clksel_parent,
1872 .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
1873 .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
1874 .ops = &clkops_null,
1875 .recalc = &omap2_clksel_recalc,
972c5427
RN
1876};
1877
1878static const struct clksel func_mcasp_abe_gfclk_sel[] = {
1879 { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
1880 { .parent = &pad_clks_ck, .rates = div_1_1_rates },
1881 { .parent = &slimbus_clk, .rates = div_1_2_rates },
1882 { .parent = NULL },
1883};
1884
54776050
RN
1885/* Merged func_mcasp_abe_gfclk into mcasp */
1886static struct clk mcasp_fck = {
1887 .name = "mcasp_fck",
972c5427
RN
1888 .parent = &mcasp_sync_mux_ck,
1889 .clksel = func_mcasp_abe_gfclk_sel,
1890 .init = &omap2_init_clksel_parent,
1891 .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
1892 .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
1893 .ops = &clkops_omap2_dflt,
1894 .recalc = &omap2_clksel_recalc,
972c5427
RN
1895 .enable_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
1896 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1897 .clkdm_name = "abe_clkdm",
1898};
1899
1900static struct clk mcbsp1_sync_mux_ck = {
1901 .name = "mcbsp1_sync_mux_ck",
1902 .parent = &abe_24m_fclk,
1903 .clksel = dmic_sync_mux_sel,
1904 .init = &omap2_init_clksel_parent,
1905 .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
1906 .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
1907 .ops = &clkops_null,
1908 .recalc = &omap2_clksel_recalc,
972c5427
RN
1909};
1910
1911static const struct clksel func_mcbsp1_gfclk_sel[] = {
1912 { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
1913 { .parent = &pad_clks_ck, .rates = div_1_1_rates },
1914 { .parent = &slimbus_clk, .rates = div_1_2_rates },
1915 { .parent = NULL },
1916};
1917
54776050
RN
1918/* Merged func_mcbsp1_gfclk into mcbsp1 */
1919static struct clk mcbsp1_fck = {
1920 .name = "mcbsp1_fck",
972c5427
RN
1921 .parent = &mcbsp1_sync_mux_ck,
1922 .clksel = func_mcbsp1_gfclk_sel,
1923 .init = &omap2_init_clksel_parent,
1924 .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
1925 .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
1926 .ops = &clkops_omap2_dflt,
1927 .recalc = &omap2_clksel_recalc,
972c5427
RN
1928 .enable_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
1929 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1930 .clkdm_name = "abe_clkdm",
1931};
1932
1933static struct clk mcbsp2_sync_mux_ck = {
1934 .name = "mcbsp2_sync_mux_ck",
1935 .parent = &abe_24m_fclk,
1936 .clksel = dmic_sync_mux_sel,
1937 .init = &omap2_init_clksel_parent,
1938 .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
1939 .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
1940 .ops = &clkops_null,
1941 .recalc = &omap2_clksel_recalc,
972c5427
RN
1942};
1943
1944static const struct clksel func_mcbsp2_gfclk_sel[] = {
1945 { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
1946 { .parent = &pad_clks_ck, .rates = div_1_1_rates },
1947 { .parent = &slimbus_clk, .rates = div_1_2_rates },
1948 { .parent = NULL },
1949};
1950
54776050
RN
1951/* Merged func_mcbsp2_gfclk into mcbsp2 */
1952static struct clk mcbsp2_fck = {
1953 .name = "mcbsp2_fck",
972c5427
RN
1954 .parent = &mcbsp2_sync_mux_ck,
1955 .clksel = func_mcbsp2_gfclk_sel,
1956 .init = &omap2_init_clksel_parent,
1957 .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
1958 .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
1959 .ops = &clkops_omap2_dflt,
1960 .recalc = &omap2_clksel_recalc,
972c5427
RN
1961 .enable_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
1962 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1963 .clkdm_name = "abe_clkdm",
1964};
1965
1966static struct clk mcbsp3_sync_mux_ck = {
1967 .name = "mcbsp3_sync_mux_ck",
1968 .parent = &abe_24m_fclk,
1969 .clksel = dmic_sync_mux_sel,
1970 .init = &omap2_init_clksel_parent,
1971 .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
1972 .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
1973 .ops = &clkops_null,
1974 .recalc = &omap2_clksel_recalc,
972c5427
RN
1975};
1976
1977static const struct clksel func_mcbsp3_gfclk_sel[] = {
1978 { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
1979 { .parent = &pad_clks_ck, .rates = div_1_1_rates },
1980 { .parent = &slimbus_clk, .rates = div_1_2_rates },
1981 { .parent = NULL },
1982};
1983
54776050
RN
1984/* Merged func_mcbsp3_gfclk into mcbsp3 */
1985static struct clk mcbsp3_fck = {
1986 .name = "mcbsp3_fck",
972c5427
RN
1987 .parent = &mcbsp3_sync_mux_ck,
1988 .clksel = func_mcbsp3_gfclk_sel,
1989 .init = &omap2_init_clksel_parent,
1990 .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
1991 .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
1992 .ops = &clkops_omap2_dflt,
1993 .recalc = &omap2_clksel_recalc,
972c5427
RN
1994 .enable_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
1995 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1996 .clkdm_name = "abe_clkdm",
1997};
1998
1999static struct clk mcbsp4_sync_mux_ck = {
2000 .name = "mcbsp4_sync_mux_ck",
2001 .parent = &func_96m_fclk,
2002 .clksel = mcasp2_fclk_sel,
2003 .init = &omap2_init_clksel_parent,
2004 .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
2005 .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
2006 .ops = &clkops_null,
2007 .recalc = &omap2_clksel_recalc,
972c5427
RN
2008};
2009
2010static const struct clksel per_mcbsp4_gfclk_sel[] = {
2011 { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
2012 { .parent = &pad_clks_ck, .rates = div_1_1_rates },
2013 { .parent = NULL },
2014};
2015
54776050
RN
2016/* Merged per_mcbsp4_gfclk into mcbsp4 */
2017static struct clk mcbsp4_fck = {
2018 .name = "mcbsp4_fck",
972c5427
RN
2019 .parent = &mcbsp4_sync_mux_ck,
2020 .clksel = per_mcbsp4_gfclk_sel,
2021 .init = &omap2_init_clksel_parent,
2022 .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
2023 .clksel_mask = OMAP4430_CLKSEL_SOURCE_24_24_MASK,
2024 .ops = &clkops_omap2_dflt,
2025 .recalc = &omap2_clksel_recalc,
972c5427
RN
2026 .enable_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
2027 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2028 .clkdm_name = "l4_per_clkdm",
2029};
2030
0e433271
BC
2031static struct clk mcpdm_fck = {
2032 .name = "mcpdm_fck",
2033 .ops = &clkops_omap2_dflt,
2034 .enable_reg = OMAP4430_CM1_ABE_PDM_CLKCTRL,
2035 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2036 .clkdm_name = "abe_clkdm",
2037 .parent = &pad_clks_ck,
2038 .recalc = &followparent_recalc,
2039};
2040
54776050
RN
2041static struct clk mcspi1_fck = {
2042 .name = "mcspi1_fck",
972c5427
RN
2043 .ops = &clkops_omap2_dflt,
2044 .enable_reg = OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
2045 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2046 .clkdm_name = "l4_per_clkdm",
2047 .parent = &func_48m_fclk,
2048 .recalc = &followparent_recalc,
2049};
2050
54776050
RN
2051static struct clk mcspi2_fck = {
2052 .name = "mcspi2_fck",
972c5427
RN
2053 .ops = &clkops_omap2_dflt,
2054 .enable_reg = OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
2055 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2056 .clkdm_name = "l4_per_clkdm",
2057 .parent = &func_48m_fclk,
2058 .recalc = &followparent_recalc,
2059};
2060
54776050
RN
2061static struct clk mcspi3_fck = {
2062 .name = "mcspi3_fck",
972c5427
RN
2063 .ops = &clkops_omap2_dflt,
2064 .enable_reg = OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
2065 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2066 .clkdm_name = "l4_per_clkdm",
2067 .parent = &func_48m_fclk,
2068 .recalc = &followparent_recalc,
2069};
2070
54776050
RN
2071static struct clk mcspi4_fck = {
2072 .name = "mcspi4_fck",
972c5427
RN
2073 .ops = &clkops_omap2_dflt,
2074 .enable_reg = OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
2075 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2076 .clkdm_name = "l4_per_clkdm",
2077 .parent = &func_48m_fclk,
2078 .recalc = &followparent_recalc,
2079};
2080
54776050
RN
2081/* Merged hsmmc1_fclk into mmc1 */
2082static struct clk mmc1_fck = {
2083 .name = "mmc1_fck",
972c5427
RN
2084 .parent = &func_64m_fclk,
2085 .clksel = hsmmc6_fclk_sel,
2086 .init = &omap2_init_clksel_parent,
2087 .clksel_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
2088 .clksel_mask = OMAP4430_CLKSEL_MASK,
2089 .ops = &clkops_omap2_dflt,
2090 .recalc = &omap2_clksel_recalc,
972c5427
RN
2091 .enable_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
2092 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2093 .clkdm_name = "l3_init_clkdm",
2094};
2095
54776050
RN
2096/* Merged hsmmc2_fclk into mmc2 */
2097static struct clk mmc2_fck = {
2098 .name = "mmc2_fck",
972c5427
RN
2099 .parent = &func_64m_fclk,
2100 .clksel = hsmmc6_fclk_sel,
2101 .init = &omap2_init_clksel_parent,
2102 .clksel_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
2103 .clksel_mask = OMAP4430_CLKSEL_MASK,
2104 .ops = &clkops_omap2_dflt,
2105 .recalc = &omap2_clksel_recalc,
972c5427
RN
2106 .enable_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
2107 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2108 .clkdm_name = "l3_init_clkdm",
2109};
2110
54776050
RN
2111static struct clk mmc3_fck = {
2112 .name = "mmc3_fck",
972c5427
RN
2113 .ops = &clkops_omap2_dflt,
2114 .enable_reg = OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
2115 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2116 .clkdm_name = "l4_per_clkdm",
2117 .parent = &func_48m_fclk,
2118 .recalc = &followparent_recalc,
2119};
2120
54776050
RN
2121static struct clk mmc4_fck = {
2122 .name = "mmc4_fck",
972c5427
RN
2123 .ops = &clkops_omap2_dflt,
2124 .enable_reg = OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
2125 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2126 .clkdm_name = "l4_per_clkdm",
2127 .parent = &func_48m_fclk,
2128 .recalc = &followparent_recalc,
2129};
2130
54776050
RN
2131static struct clk mmc5_fck = {
2132 .name = "mmc5_fck",
972c5427
RN
2133 .ops = &clkops_omap2_dflt,
2134 .enable_reg = OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
2135 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2136 .clkdm_name = "l4_per_clkdm",
2137 .parent = &func_48m_fclk,
2138 .recalc = &followparent_recalc,
2139};
2140
0edc9e85
BC
2141static struct clk ocp2scp_usb_phy_phy_48m = {
2142 .name = "ocp2scp_usb_phy_phy_48m",
1c03f42f
BC
2143 .ops = &clkops_omap2_dflt,
2144 .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
0edc9e85 2145 .enable_bit = OMAP4430_OPTFCLKEN_PHY_48M_SHIFT,
1c03f42f 2146 .clkdm_name = "l3_init_clkdm",
0edc9e85 2147 .parent = &func_48m_fclk,
1c03f42f
BC
2148 .recalc = &followparent_recalc,
2149};
2150
0edc9e85
BC
2151static struct clk ocp2scp_usb_phy_ick = {
2152 .name = "ocp2scp_usb_phy_ick",
1c03f42f
BC
2153 .ops = &clkops_omap2_dflt,
2154 .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
0edc9e85 2155 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1c03f42f 2156 .clkdm_name = "l3_init_clkdm",
0edc9e85 2157 .parent = &l4_div_ck,
1c03f42f
BC
2158 .recalc = &followparent_recalc,
2159};
2160
0e433271
BC
2161static struct clk ocp_wp_noc_ick = {
2162 .name = "ocp_wp_noc_ick",
972c5427
RN
2163 .ops = &clkops_omap2_dflt,
2164 .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
2165 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
2166 .clkdm_name = "l3_instr_clkdm",
60a0e5d9 2167 .flags = ENABLE_ON_INIT,
972c5427
RN
2168 .parent = &l3_div_ck,
2169 .recalc = &followparent_recalc,
2170};
2171
54776050
RN
2172static struct clk rng_ick = {
2173 .name = "rng_ick",
972c5427
RN
2174 .ops = &clkops_omap2_dflt,
2175 .enable_reg = OMAP4430_CM_L4SEC_RNG_CLKCTRL,
2176 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
2177 .clkdm_name = "l4_secure_clkdm",
2178 .parent = &l4_div_ck,
2179 .recalc = &followparent_recalc,
2180};
2181
0e433271
BC
2182static struct clk sha2md5_fck = {
2183 .name = "sha2md5_fck",
972c5427
RN
2184 .ops = &clkops_omap2_dflt,
2185 .enable_reg = OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
2186 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2187 .clkdm_name = "l4_secure_clkdm",
2188 .parent = &l3_div_ck,
2189 .recalc = &followparent_recalc,
2190};
2191
0e433271
BC
2192static struct clk sl2if_ick = {
2193 .name = "sl2if_ick",
972c5427
RN
2194 .ops = &clkops_omap2_dflt,
2195 .enable_reg = OMAP4430_CM_IVAHD_SL2_CLKCTRL,
2196 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
2197 .clkdm_name = "ivahd_clkdm",
032b5a7e 2198 .parent = &dpll_iva_m5x2_ck,
972c5427
RN
2199 .recalc = &followparent_recalc,
2200};
2201
1c03f42f
BC
2202static struct clk slimbus1_fclk_1 = {
2203 .name = "slimbus1_fclk_1",
2204 .ops = &clkops_omap2_dflt,
2205 .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
2206 .enable_bit = OMAP4430_OPTFCLKEN_FCLK1_SHIFT,
2207 .clkdm_name = "abe_clkdm",
2208 .parent = &func_24m_clk,
2209 .recalc = &followparent_recalc,
2210};
2211
2212static struct clk slimbus1_fclk_0 = {
2213 .name = "slimbus1_fclk_0",
2214 .ops = &clkops_omap2_dflt,
2215 .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
2216 .enable_bit = OMAP4430_OPTFCLKEN_FCLK0_SHIFT,
2217 .clkdm_name = "abe_clkdm",
2218 .parent = &abe_24m_fclk,
2219 .recalc = &followparent_recalc,
2220};
2221
2222static struct clk slimbus1_fclk_2 = {
2223 .name = "slimbus1_fclk_2",
2224 .ops = &clkops_omap2_dflt,
2225 .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
2226 .enable_bit = OMAP4430_OPTFCLKEN_FCLK2_SHIFT,
2227 .clkdm_name = "abe_clkdm",
2228 .parent = &pad_clks_ck,
2229 .recalc = &followparent_recalc,
2230};
2231
2232static struct clk slimbus1_slimbus_clk = {
2233 .name = "slimbus1_slimbus_clk",
2234 .ops = &clkops_omap2_dflt,
2235 .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
2236 .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT,
2237 .clkdm_name = "abe_clkdm",
2238 .parent = &slimbus_clk,
2239 .recalc = &followparent_recalc,
2240};
2241
54776050
RN
2242static struct clk slimbus1_fck = {
2243 .name = "slimbus1_fck",
972c5427
RN
2244 .ops = &clkops_omap2_dflt,
2245 .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
2246 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2247 .clkdm_name = "abe_clkdm",
2248 .parent = &ocp_abe_iclk,
2249 .recalc = &followparent_recalc,
2250};
2251
1c03f42f
BC
2252static struct clk slimbus2_fclk_1 = {
2253 .name = "slimbus2_fclk_1",
2254 .ops = &clkops_omap2_dflt,
2255 .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
2256 .enable_bit = OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT,
2257 .clkdm_name = "l4_per_clkdm",
2258 .parent = &per_abe_24m_fclk,
2259 .recalc = &followparent_recalc,
2260};
2261
2262static struct clk slimbus2_fclk_0 = {
2263 .name = "slimbus2_fclk_0",
2264 .ops = &clkops_omap2_dflt,
2265 .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
2266 .enable_bit = OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT,
2267 .clkdm_name = "l4_per_clkdm",
2268 .parent = &func_24mc_fclk,
2269 .recalc = &followparent_recalc,
2270};
2271
2272static struct clk slimbus2_slimbus_clk = {
2273 .name = "slimbus2_slimbus_clk",
2274 .ops = &clkops_omap2_dflt,
2275 .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
2276 .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT,
2277 .clkdm_name = "l4_per_clkdm",
2278 .parent = &pad_slimbus_core_clks_ck,
2279 .recalc = &followparent_recalc,
2280};
2281
54776050
RN
2282static struct clk slimbus2_fck = {
2283 .name = "slimbus2_fck",
972c5427
RN
2284 .ops = &clkops_omap2_dflt,
2285 .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
2286 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2287 .clkdm_name = "l4_per_clkdm",
2288 .parent = &l4_div_ck,
2289 .recalc = &followparent_recalc,
2290};
2291
0e433271
BC
2292static struct clk smartreflex_core_fck = {
2293 .name = "smartreflex_core_fck",
972c5427
RN
2294 .ops = &clkops_omap2_dflt,
2295 .enable_reg = OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
2296 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2297 .clkdm_name = "l4_ao_clkdm",
2298 .parent = &l4_wkup_clk_mux_ck,
2299 .recalc = &followparent_recalc,
2300};
2301
0e433271
BC
2302static struct clk smartreflex_iva_fck = {
2303 .name = "smartreflex_iva_fck",
972c5427
RN
2304 .ops = &clkops_omap2_dflt,
2305 .enable_reg = OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
2306 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2307 .clkdm_name = "l4_ao_clkdm",
2308 .parent = &l4_wkup_clk_mux_ck,
2309 .recalc = &followparent_recalc,
2310};
2311
0e433271
BC
2312static struct clk smartreflex_mpu_fck = {
2313 .name = "smartreflex_mpu_fck",
972c5427
RN
2314 .ops = &clkops_omap2_dflt,
2315 .enable_reg = OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
2316 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2317 .clkdm_name = "l4_ao_clkdm",
2318 .parent = &l4_wkup_clk_mux_ck,
2319 .recalc = &followparent_recalc,
2320};
2321
0e433271
BC
2322/* Merged dmt1_clk_mux into timer1 */
2323static struct clk timer1_fck = {
2324 .name = "timer1_fck",
2325 .parent = &sys_clkin_ck,
2326 .clksel = abe_dpll_bypass_clk_mux_sel,
2327 .init = &omap2_init_clksel_parent,
2328 .clksel_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
2329 .clksel_mask = OMAP4430_CLKSEL_MASK,
972c5427 2330 .ops = &clkops_omap2_dflt,
0e433271
BC
2331 .recalc = &omap2_clksel_recalc,
2332 .enable_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
2333 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2334 .clkdm_name = "l4_wkup_clkdm",
2335};
2336
2337/* Merged cm2_dm10_mux into timer10 */
2338static struct clk timer10_fck = {
2339 .name = "timer10_fck",
2340 .parent = &sys_clkin_ck,
2341 .clksel = abe_dpll_bypass_clk_mux_sel,
2342 .init = &omap2_init_clksel_parent,
2343 .clksel_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
2344 .clksel_mask = OMAP4430_CLKSEL_MASK,
2345 .ops = &clkops_omap2_dflt,
2346 .recalc = &omap2_clksel_recalc,
2347 .enable_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
2348 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2349 .clkdm_name = "l4_per_clkdm",
2350};
2351
2352/* Merged cm2_dm11_mux into timer11 */
2353static struct clk timer11_fck = {
2354 .name = "timer11_fck",
2355 .parent = &sys_clkin_ck,
2356 .clksel = abe_dpll_bypass_clk_mux_sel,
2357 .init = &omap2_init_clksel_parent,
2358 .clksel_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
2359 .clksel_mask = OMAP4430_CLKSEL_MASK,
2360 .ops = &clkops_omap2_dflt,
2361 .recalc = &omap2_clksel_recalc,
2362 .enable_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
2363 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2364 .clkdm_name = "l4_per_clkdm",
2365};
2366
2367/* Merged cm2_dm2_mux into timer2 */
2368static struct clk timer2_fck = {
2369 .name = "timer2_fck",
2370 .parent = &sys_clkin_ck,
2371 .clksel = abe_dpll_bypass_clk_mux_sel,
2372 .init = &omap2_init_clksel_parent,
2373 .clksel_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
2374 .clksel_mask = OMAP4430_CLKSEL_MASK,
2375 .ops = &clkops_omap2_dflt,
2376 .recalc = &omap2_clksel_recalc,
2377 .enable_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
2378 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2379 .clkdm_name = "l4_per_clkdm",
2380};
2381
2382/* Merged cm2_dm3_mux into timer3 */
2383static struct clk timer3_fck = {
2384 .name = "timer3_fck",
2385 .parent = &sys_clkin_ck,
2386 .clksel = abe_dpll_bypass_clk_mux_sel,
2387 .init = &omap2_init_clksel_parent,
2388 .clksel_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
2389 .clksel_mask = OMAP4430_CLKSEL_MASK,
2390 .ops = &clkops_omap2_dflt,
2391 .recalc = &omap2_clksel_recalc,
2392 .enable_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
2393 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2394 .clkdm_name = "l4_per_clkdm",
2395};
2396
2397/* Merged cm2_dm4_mux into timer4 */
2398static struct clk timer4_fck = {
2399 .name = "timer4_fck",
2400 .parent = &sys_clkin_ck,
2401 .clksel = abe_dpll_bypass_clk_mux_sel,
2402 .init = &omap2_init_clksel_parent,
2403 .clksel_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
2404 .clksel_mask = OMAP4430_CLKSEL_MASK,
2405 .ops = &clkops_omap2_dflt,
2406 .recalc = &omap2_clksel_recalc,
2407 .enable_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
2408 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2409 .clkdm_name = "l4_per_clkdm",
2410};
2411
2412static const struct clksel timer5_sync_mux_sel[] = {
2413 { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
2414 { .parent = &sys_32k_ck, .rates = div_1_1_rates },
2415 { .parent = NULL },
2416};
2417
2418/* Merged timer5_sync_mux into timer5 */
2419static struct clk timer5_fck = {
2420 .name = "timer5_fck",
2421 .parent = &syc_clk_div_ck,
2422 .clksel = timer5_sync_mux_sel,
2423 .init = &omap2_init_clksel_parent,
2424 .clksel_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
2425 .clksel_mask = OMAP4430_CLKSEL_MASK,
2426 .ops = &clkops_omap2_dflt,
2427 .recalc = &omap2_clksel_recalc,
2428 .enable_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
2429 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2430 .clkdm_name = "abe_clkdm",
2431};
2432
2433/* Merged timer6_sync_mux into timer6 */
2434static struct clk timer6_fck = {
2435 .name = "timer6_fck",
2436 .parent = &syc_clk_div_ck,
2437 .clksel = timer5_sync_mux_sel,
2438 .init = &omap2_init_clksel_parent,
2439 .clksel_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
2440 .clksel_mask = OMAP4430_CLKSEL_MASK,
2441 .ops = &clkops_omap2_dflt,
2442 .recalc = &omap2_clksel_recalc,
2443 .enable_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
2444 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2445 .clkdm_name = "abe_clkdm",
2446};
2447
2448/* Merged timer7_sync_mux into timer7 */
2449static struct clk timer7_fck = {
2450 .name = "timer7_fck",
2451 .parent = &syc_clk_div_ck,
2452 .clksel = timer5_sync_mux_sel,
2453 .init = &omap2_init_clksel_parent,
2454 .clksel_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
2455 .clksel_mask = OMAP4430_CLKSEL_MASK,
2456 .ops = &clkops_omap2_dflt,
2457 .recalc = &omap2_clksel_recalc,
2458 .enable_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
2459 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2460 .clkdm_name = "abe_clkdm",
2461};
2462
2463/* Merged timer8_sync_mux into timer8 */
2464static struct clk timer8_fck = {
2465 .name = "timer8_fck",
2466 .parent = &syc_clk_div_ck,
2467 .clksel = timer5_sync_mux_sel,
2468 .init = &omap2_init_clksel_parent,
2469 .clksel_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
2470 .clksel_mask = OMAP4430_CLKSEL_MASK,
2471 .ops = &clkops_omap2_dflt,
2472 .recalc = &omap2_clksel_recalc,
2473 .enable_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
2474 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2475 .clkdm_name = "abe_clkdm",
2476};
2477
2478/* Merged cm2_dm9_mux into timer9 */
2479static struct clk timer9_fck = {
2480 .name = "timer9_fck",
2481 .parent = &sys_clkin_ck,
2482 .clksel = abe_dpll_bypass_clk_mux_sel,
2483 .init = &omap2_init_clksel_parent,
2484 .clksel_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
2485 .clksel_mask = OMAP4430_CLKSEL_MASK,
2486 .ops = &clkops_omap2_dflt,
2487 .recalc = &omap2_clksel_recalc,
2488 .enable_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
2489 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2490 .clkdm_name = "l4_per_clkdm",
972c5427
RN
2491};
2492
54776050
RN
2493static struct clk uart1_fck = {
2494 .name = "uart1_fck",
972c5427
RN
2495 .ops = &clkops_omap2_dflt,
2496 .enable_reg = OMAP4430_CM_L4PER_UART1_CLKCTRL,
2497 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2498 .clkdm_name = "l4_per_clkdm",
2499 .parent = &func_48m_fclk,
2500 .recalc = &followparent_recalc,
2501};
2502
54776050
RN
2503static struct clk uart2_fck = {
2504 .name = "uart2_fck",
972c5427
RN
2505 .ops = &clkops_omap2_dflt,
2506 .enable_reg = OMAP4430_CM_L4PER_UART2_CLKCTRL,
2507 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2508 .clkdm_name = "l4_per_clkdm",
2509 .parent = &func_48m_fclk,
2510 .recalc = &followparent_recalc,
2511};
2512
54776050
RN
2513static struct clk uart3_fck = {
2514 .name = "uart3_fck",
972c5427
RN
2515 .ops = &clkops_omap2_dflt,
2516 .enable_reg = OMAP4430_CM_L4PER_UART3_CLKCTRL,
2517 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2518 .clkdm_name = "l4_per_clkdm",
2519 .parent = &func_48m_fclk,
2520 .recalc = &followparent_recalc,
2521};
2522
54776050
RN
2523static struct clk uart4_fck = {
2524 .name = "uart4_fck",
972c5427
RN
2525 .ops = &clkops_omap2_dflt,
2526 .enable_reg = OMAP4430_CM_L4PER_UART4_CLKCTRL,
2527 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2528 .clkdm_name = "l4_per_clkdm",
2529 .parent = &func_48m_fclk,
2530 .recalc = &followparent_recalc,
2531};
2532
0e433271
BC
2533static struct clk usb_host_fs_fck = {
2534 .name = "usb_host_fs_fck",
972c5427 2535 .ops = &clkops_omap2_dflt,
0e433271 2536 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
972c5427
RN
2537 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2538 .clkdm_name = "l3_init_clkdm",
0e433271 2539 .parent = &func_48mc_fclk,
972c5427
RN
2540 .recalc = &followparent_recalc,
2541};
2542
1c03f42f
BC
2543static const struct clksel utmi_p1_gfclk_sel[] = {
2544 { .parent = &init_60m_fclk, .rates = div_1_0_rates },
2545 { .parent = &xclk60mhsp1_ck, .rates = div_1_1_rates },
2546 { .parent = NULL },
2547};
2548
2549static struct clk utmi_p1_gfclk = {
2550 .name = "utmi_p1_gfclk",
2551 .parent = &init_60m_fclk,
2552 .clksel = utmi_p1_gfclk_sel,
2553 .init = &omap2_init_clksel_parent,
2554 .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2555 .clksel_mask = OMAP4430_CLKSEL_UTMI_P1_MASK,
2556 .ops = &clkops_null,
2557 .recalc = &omap2_clksel_recalc,
2558};
2559
2560static struct clk usb_host_hs_utmi_p1_clk = {
2561 .name = "usb_host_hs_utmi_p1_clk",
2562 .ops = &clkops_omap2_dflt,
2563 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2564 .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT,
2565 .clkdm_name = "l3_init_clkdm",
2566 .parent = &utmi_p1_gfclk,
2567 .recalc = &followparent_recalc,
2568};
2569
2570static const struct clksel utmi_p2_gfclk_sel[] = {
2571 { .parent = &init_60m_fclk, .rates = div_1_0_rates },
2572 { .parent = &xclk60mhsp2_ck, .rates = div_1_1_rates },
2573 { .parent = NULL },
2574};
2575
2576static struct clk utmi_p2_gfclk = {
2577 .name = "utmi_p2_gfclk",
2578 .parent = &init_60m_fclk,
2579 .clksel = utmi_p2_gfclk_sel,
2580 .init = &omap2_init_clksel_parent,
2581 .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2582 .clksel_mask = OMAP4430_CLKSEL_UTMI_P2_MASK,
2583 .ops = &clkops_null,
2584 .recalc = &omap2_clksel_recalc,
2585};
2586
2587static struct clk usb_host_hs_utmi_p2_clk = {
2588 .name = "usb_host_hs_utmi_p2_clk",
2589 .ops = &clkops_omap2_dflt,
2590 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2591 .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT,
2592 .clkdm_name = "l3_init_clkdm",
2593 .parent = &utmi_p2_gfclk,
2594 .recalc = &followparent_recalc,
2595};
2596
032b5a7e
TG
2597static struct clk usb_host_hs_utmi_p3_clk = {
2598 .name = "usb_host_hs_utmi_p3_clk",
2599 .ops = &clkops_omap2_dflt,
2600 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2601 .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT,
2602 .clkdm_name = "l3_init_clkdm",
2603 .parent = &init_60m_fclk,
2604 .recalc = &followparent_recalc,
2605};
2606
1c03f42f
BC
2607static struct clk usb_host_hs_hsic480m_p1_clk = {
2608 .name = "usb_host_hs_hsic480m_p1_clk",
2609 .ops = &clkops_omap2_dflt,
2610 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2611 .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT,
2612 .clkdm_name = "l3_init_clkdm",
2613 .parent = &dpll_usb_m2_ck,
2614 .recalc = &followparent_recalc,
2615};
2616
032b5a7e
TG
2617static struct clk usb_host_hs_hsic60m_p1_clk = {
2618 .name = "usb_host_hs_hsic60m_p1_clk",
2619 .ops = &clkops_omap2_dflt,
2620 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2621 .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT,
2622 .clkdm_name = "l3_init_clkdm",
2623 .parent = &init_60m_fclk,
2624 .recalc = &followparent_recalc,
2625};
2626
2627static struct clk usb_host_hs_hsic60m_p2_clk = {
2628 .name = "usb_host_hs_hsic60m_p2_clk",
2629 .ops = &clkops_omap2_dflt,
2630 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2631 .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT,
2632 .clkdm_name = "l3_init_clkdm",
2633 .parent = &init_60m_fclk,
2634 .recalc = &followparent_recalc,
2635};
2636
1c03f42f
BC
2637static struct clk usb_host_hs_hsic480m_p2_clk = {
2638 .name = "usb_host_hs_hsic480m_p2_clk",
2639 .ops = &clkops_omap2_dflt,
2640 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2641 .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT,
2642 .clkdm_name = "l3_init_clkdm",
2643 .parent = &dpll_usb_m2_ck,
2644 .recalc = &followparent_recalc,
2645};
2646
2647static struct clk usb_host_hs_func48mclk = {
2648 .name = "usb_host_hs_func48mclk",
2649 .ops = &clkops_omap2_dflt,
2650 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2651 .enable_bit = OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT,
2652 .clkdm_name = "l3_init_clkdm",
2653 .parent = &func_48mc_fclk,
2654 .recalc = &followparent_recalc,
2655};
2656
0e433271
BC
2657static struct clk usb_host_hs_fck = {
2658 .name = "usb_host_hs_fck",
972c5427
RN
2659 .ops = &clkops_omap2_dflt,
2660 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2661 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2662 .clkdm_name = "l3_init_clkdm",
2663 .parent = &init_60m_fclk,
2664 .recalc = &followparent_recalc,
2665};
2666
1c03f42f
BC
2667static const struct clksel otg_60m_gfclk_sel[] = {
2668 { .parent = &utmi_phy_clkout_ck, .rates = div_1_0_rates },
2669 { .parent = &xclk60motg_ck, .rates = div_1_1_rates },
2670 { .parent = NULL },
2671};
2672
2673static struct clk otg_60m_gfclk = {
2674 .name = "otg_60m_gfclk",
2675 .parent = &utmi_phy_clkout_ck,
2676 .clksel = otg_60m_gfclk_sel,
2677 .init = &omap2_init_clksel_parent,
2678 .clksel_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
2679 .clksel_mask = OMAP4430_CLKSEL_60M_MASK,
2680 .ops = &clkops_null,
2681 .recalc = &omap2_clksel_recalc,
2682};
2683
2684static struct clk usb_otg_hs_xclk = {
2685 .name = "usb_otg_hs_xclk",
2686 .ops = &clkops_omap2_dflt,
2687 .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
2688 .enable_bit = OMAP4430_OPTFCLKEN_XCLK_SHIFT,
2689 .clkdm_name = "l3_init_clkdm",
2690 .parent = &otg_60m_gfclk,
2691 .recalc = &followparent_recalc,
2692};
2693
0e433271
BC
2694static struct clk usb_otg_hs_ick = {
2695 .name = "usb_otg_hs_ick",
972c5427
RN
2696 .ops = &clkops_omap2_dflt,
2697 .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
2698 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
2699 .clkdm_name = "l3_init_clkdm",
2700 .parent = &l3_div_ck,
2701 .recalc = &followparent_recalc,
2702};
2703
0edc9e85
BC
2704static struct clk usb_phy_cm_clk32k = {
2705 .name = "usb_phy_cm_clk32k",
2706 .ops = &clkops_omap2_dflt,
2707 .enable_reg = OMAP4430_CM_ALWON_USBPHY_CLKCTRL,
2708 .enable_bit = OMAP4430_OPTFCLKEN_CLK32K_SHIFT,
2709 .clkdm_name = "l4_ao_clkdm",
2710 .parent = &sys_32k_ck,
2711 .recalc = &followparent_recalc,
2712};
2713
1c03f42f
BC
2714static struct clk usb_tll_hs_usb_ch2_clk = {
2715 .name = "usb_tll_hs_usb_ch2_clk",
2716 .ops = &clkops_omap2_dflt,
2717 .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
2718 .enable_bit = OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT,
2719 .clkdm_name = "l3_init_clkdm",
2720 .parent = &init_60m_fclk,
2721 .recalc = &followparent_recalc,
2722};
2723
2724static struct clk usb_tll_hs_usb_ch0_clk = {
2725 .name = "usb_tll_hs_usb_ch0_clk",
2726 .ops = &clkops_omap2_dflt,
2727 .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
2728 .enable_bit = OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT,
2729 .clkdm_name = "l3_init_clkdm",
2730 .parent = &init_60m_fclk,
2731 .recalc = &followparent_recalc,
2732};
2733
2734static struct clk usb_tll_hs_usb_ch1_clk = {
2735 .name = "usb_tll_hs_usb_ch1_clk",
2736 .ops = &clkops_omap2_dflt,
2737 .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
2738 .enable_bit = OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT,
2739 .clkdm_name = "l3_init_clkdm",
2740 .parent = &init_60m_fclk,
2741 .recalc = &followparent_recalc,
2742};
2743
0e433271
BC
2744static struct clk usb_tll_hs_ick = {
2745 .name = "usb_tll_hs_ick",
972c5427
RN
2746 .ops = &clkops_omap2_dflt,
2747 .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
2748 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
2749 .clkdm_name = "l3_init_clkdm",
2750 .parent = &l4_div_ck,
2751 .recalc = &followparent_recalc,
2752};
2753
0edc9e85
BC
2754static const struct clksel_rate div2_14to18_rates[] = {
2755 { .div = 14, .val = 0, .flags = RATE_IN_4430 },
2756 { .div = 18, .val = 1, .flags = RATE_IN_4430 },
2757 { .div = 0 },
2758};
2759
2760static const struct clksel usim_fclk_div[] = {
032b5a7e 2761 { .parent = &dpll_per_m4x2_ck, .rates = div2_14to18_rates },
0edc9e85
BC
2762 { .parent = NULL },
2763};
2764
2765static struct clk usim_ck = {
2766 .name = "usim_ck",
032b5a7e 2767 .parent = &dpll_per_m4x2_ck,
0edc9e85
BC
2768 .clksel = usim_fclk_div,
2769 .clksel_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
2770 .clksel_mask = OMAP4430_CLKSEL_DIV_MASK,
2771 .ops = &clkops_null,
2772 .recalc = &omap2_clksel_recalc,
2773 .round_rate = &omap2_clksel_round_rate,
2774 .set_rate = &omap2_clksel_set_rate,
2775};
2776
2777static struct clk usim_fclk = {
2778 .name = "usim_fclk",
2779 .ops = &clkops_omap2_dflt,
2780 .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
2781 .enable_bit = OMAP4430_OPTFCLKEN_FCLK_SHIFT,
2782 .clkdm_name = "l4_wkup_clkdm",
2783 .parent = &usim_ck,
2784 .recalc = &followparent_recalc,
2785};
2786
0e433271
BC
2787static struct clk usim_fck = {
2788 .name = "usim_fck",
972c5427
RN
2789 .ops = &clkops_omap2_dflt,
2790 .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
76cf5295 2791 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
972c5427
RN
2792 .clkdm_name = "l4_wkup_clkdm",
2793 .parent = &sys_32k_ck,
2794 .recalc = &followparent_recalc,
2795};
2796
0e433271
BC
2797static struct clk wd_timer2_fck = {
2798 .name = "wd_timer2_fck",
972c5427
RN
2799 .ops = &clkops_omap2_dflt,
2800 .enable_reg = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
2801 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2802 .clkdm_name = "l4_wkup_clkdm",
2803 .parent = &sys_32k_ck,
2804 .recalc = &followparent_recalc,
2805};
2806
0e433271
BC
2807static struct clk wd_timer3_fck = {
2808 .name = "wd_timer3_fck",
972c5427
RN
2809 .ops = &clkops_omap2_dflt,
2810 .enable_reg = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
2811 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2812 .clkdm_name = "abe_clkdm",
2813 .parent = &sys_32k_ck,
2814 .recalc = &followparent_recalc,
2815};
2816
2817/* Remaining optional clocks */
972c5427
RN
2818static const struct clksel stm_clk_div_div[] = {
2819 { .parent = &pmd_stm_clock_mux_ck, .rates = div3_1to4_rates },
2820 { .parent = NULL },
2821};
2822
2823static struct clk stm_clk_div_ck = {
2824 .name = "stm_clk_div_ck",
2825 .parent = &pmd_stm_clock_mux_ck,
2826 .clksel = stm_clk_div_div,
2827 .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
2828 .clksel_mask = OMAP4430_CLKSEL_PMD_STM_CLK_MASK,
2829 .ops = &clkops_null,
2830 .recalc = &omap2_clksel_recalc,
2831 .round_rate = &omap2_clksel_round_rate,
2832 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
2833};
2834
2835static const struct clksel trace_clk_div_div[] = {
2836 { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
2837 { .parent = NULL },
2838};
2839
2840static struct clk trace_clk_div_ck = {
2841 .name = "trace_clk_div_ck",
2842 .parent = &pmd_trace_clk_mux_ck,
2843 .clksel = trace_clk_div_div,
2844 .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
2845 .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
2846 .ops = &clkops_null,
2847 .recalc = &omap2_clksel_recalc,
2848 .round_rate = &omap2_clksel_round_rate,
2849 .set_rate = &omap2_clksel_set_rate,
972c5427
RN
2850};
2851
e0cb70c5
RN
2852/* SCRM aux clk nodes */
2853
2854static const struct clksel auxclk_sel[] = {
2855 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
2856 { .parent = &dpll_core_m3x2_ck, .rates = div_1_1_rates },
2857 { .parent = &dpll_per_m3x2_ck, .rates = div_1_2_rates },
2858 { .parent = NULL },
2859};
2860
2861static struct clk auxclk0_ck = {
2862 .name = "auxclk0_ck",
2863 .parent = &sys_clkin_ck,
2864 .init = &omap2_init_clksel_parent,
2865 .ops = &clkops_omap2_dflt,
2866 .clksel = auxclk_sel,
2867 .clksel_reg = OMAP4_SCRM_AUXCLK0,
2868 .clksel_mask = OMAP4_SRCSELECT_MASK,
2869 .recalc = &omap2_clksel_recalc,
2870 .enable_reg = OMAP4_SCRM_AUXCLK0,
2871 .enable_bit = OMAP4_ENABLE_SHIFT,
2872};
2873
2874static struct clk auxclk1_ck = {
2875 .name = "auxclk1_ck",
2876 .parent = &sys_clkin_ck,
2877 .init = &omap2_init_clksel_parent,
2878 .ops = &clkops_omap2_dflt,
2879 .clksel = auxclk_sel,
2880 .clksel_reg = OMAP4_SCRM_AUXCLK1,
2881 .clksel_mask = OMAP4_SRCSELECT_MASK,
2882 .recalc = &omap2_clksel_recalc,
2883 .enable_reg = OMAP4_SCRM_AUXCLK1,
2884 .enable_bit = OMAP4_ENABLE_SHIFT,
2885};
2886
2887static struct clk auxclk2_ck = {
2888 .name = "auxclk2_ck",
2889 .parent = &sys_clkin_ck,
2890 .init = &omap2_init_clksel_parent,
2891 .ops = &clkops_omap2_dflt,
2892 .clksel = auxclk_sel,
2893 .clksel_reg = OMAP4_SCRM_AUXCLK2,
2894 .clksel_mask = OMAP4_SRCSELECT_MASK,
2895 .recalc = &omap2_clksel_recalc,
2896 .enable_reg = OMAP4_SCRM_AUXCLK2,
2897 .enable_bit = OMAP4_ENABLE_SHIFT,
2898};
2899static struct clk auxclk3_ck = {
2900 .name = "auxclk3_ck",
2901 .parent = &sys_clkin_ck,
2902 .init = &omap2_init_clksel_parent,
2903 .ops = &clkops_omap2_dflt,
2904 .clksel = auxclk_sel,
2905 .clksel_reg = OMAP4_SCRM_AUXCLK3,
2906 .clksel_mask = OMAP4_SRCSELECT_MASK,
2907 .recalc = &omap2_clksel_recalc,
2908 .enable_reg = OMAP4_SCRM_AUXCLK3,
2909 .enable_bit = OMAP4_ENABLE_SHIFT,
2910};
2911
2912static struct clk auxclk4_ck = {
2913 .name = "auxclk4_ck",
2914 .parent = &sys_clkin_ck,
2915 .init = &omap2_init_clksel_parent,
2916 .ops = &clkops_omap2_dflt,
2917 .clksel = auxclk_sel,
2918 .clksel_reg = OMAP4_SCRM_AUXCLK4,
2919 .clksel_mask = OMAP4_SRCSELECT_MASK,
2920 .recalc = &omap2_clksel_recalc,
2921 .enable_reg = OMAP4_SCRM_AUXCLK4,
2922 .enable_bit = OMAP4_ENABLE_SHIFT,
2923};
2924
2925static struct clk auxclk5_ck = {
2926 .name = "auxclk5_ck",
2927 .parent = &sys_clkin_ck,
2928 .init = &omap2_init_clksel_parent,
2929 .ops = &clkops_omap2_dflt,
2930 .clksel = auxclk_sel,
2931 .clksel_reg = OMAP4_SCRM_AUXCLK5,
2932 .clksel_mask = OMAP4_SRCSELECT_MASK,
2933 .recalc = &omap2_clksel_recalc,
2934 .enable_reg = OMAP4_SCRM_AUXCLK5,
2935 .enable_bit = OMAP4_ENABLE_SHIFT,
2936};
2937
2938static const struct clksel auxclkreq_sel[] = {
2939 { .parent = &auxclk0_ck, .rates = div_1_0_rates },
2940 { .parent = &auxclk1_ck, .rates = div_1_1_rates },
2941 { .parent = &auxclk2_ck, .rates = div_1_2_rates },
2942 { .parent = &auxclk3_ck, .rates = div_1_3_rates },
2943 { .parent = &auxclk4_ck, .rates = div_1_4_rates },
2944 { .parent = &auxclk5_ck, .rates = div_1_5_rates },
2945 { .parent = NULL },
2946};
2947
2948static struct clk auxclkreq0_ck = {
2949 .name = "auxclkreq0_ck",
2950 .parent = &auxclk0_ck,
2951 .init = &omap2_init_clksel_parent,
2952 .ops = &clkops_null,
2953 .clksel = auxclkreq_sel,
2954 .clksel_reg = OMAP4_SCRM_AUXCLKREQ0,
2955 .clksel_mask = OMAP4_MAPPING_MASK,
2956 .recalc = &omap2_clksel_recalc,
2957};
2958
2959static struct clk auxclkreq1_ck = {
2960 .name = "auxclkreq1_ck",
2961 .parent = &auxclk1_ck,
2962 .init = &omap2_init_clksel_parent,
2963 .ops = &clkops_null,
2964 .clksel = auxclkreq_sel,
2965 .clksel_reg = OMAP4_SCRM_AUXCLKREQ1,
2966 .clksel_mask = OMAP4_MAPPING_MASK,
2967 .recalc = &omap2_clksel_recalc,
2968};
2969
2970static struct clk auxclkreq2_ck = {
2971 .name = "auxclkreq2_ck",
2972 .parent = &auxclk2_ck,
2973 .init = &omap2_init_clksel_parent,
2974 .ops = &clkops_null,
2975 .clksel = auxclkreq_sel,
2976 .clksel_reg = OMAP4_SCRM_AUXCLKREQ2,
2977 .clksel_mask = OMAP4_MAPPING_MASK,
2978 .recalc = &omap2_clksel_recalc,
2979};
2980
2981static struct clk auxclkreq3_ck = {
2982 .name = "auxclkreq3_ck",
2983 .parent = &auxclk3_ck,
2984 .init = &omap2_init_clksel_parent,
2985 .ops = &clkops_null,
2986 .clksel = auxclkreq_sel,
2987 .clksel_reg = OMAP4_SCRM_AUXCLKREQ3,
2988 .clksel_mask = OMAP4_MAPPING_MASK,
2989 .recalc = &omap2_clksel_recalc,
2990};
2991
2992static struct clk auxclkreq4_ck = {
2993 .name = "auxclkreq4_ck",
2994 .parent = &auxclk4_ck,
2995 .init = &omap2_init_clksel_parent,
2996 .ops = &clkops_null,
2997 .clksel = auxclkreq_sel,
2998 .clksel_reg = OMAP4_SCRM_AUXCLKREQ4,
2999 .clksel_mask = OMAP4_MAPPING_MASK,
3000 .recalc = &omap2_clksel_recalc,
3001};
3002
3003static struct clk auxclkreq5_ck = {
3004 .name = "auxclkreq5_ck",
3005 .parent = &auxclk5_ck,
3006 .init = &omap2_init_clksel_parent,
3007 .ops = &clkops_null,
3008 .clksel = auxclkreq_sel,
3009 .clksel_reg = OMAP4_SCRM_AUXCLKREQ5,
3010 .clksel_mask = OMAP4_MAPPING_MASK,
3011 .recalc = &omap2_clksel_recalc,
3012};
3013
972c5427
RN
3014/*
3015 * clkdev
3016 */
3017
3018static struct omap_clk omap44xx_clks[] = {
3019 CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
3020 CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
3021 CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
3022 CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
3023 CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
3024 CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
3025 CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
3026 CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
3027 CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
3028 CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
3029 CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
3030 CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
3031 CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
3032 CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
76cf5295 3033 CLK(NULL, "tie_low_clock_ck", &tie_low_clock_ck, CK_443X),
972c5427
RN
3034 CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
3035 CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
3036 CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
3037 CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
76cf5295 3038 CLK(NULL, "abe_dpll_bypass_clk_mux_ck", &abe_dpll_bypass_clk_mux_ck, CK_443X),
972c5427
RN
3039 CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
3040 CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
032b5a7e 3041 CLK(NULL, "dpll_abe_x2_ck", &dpll_abe_x2_ck, CK_443X),
972c5427
RN
3042 CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
3043 CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
3044 CLK(NULL, "abe_clk", &abe_clk, CK_443X),
3045 CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
032b5a7e 3046 CLK(NULL, "dpll_abe_m3x2_ck", &dpll_abe_m3x2_ck, CK_443X),
972c5427
RN
3047 CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
3048 CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
032b5a7e
TG
3049 CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck, CK_443X),
3050 CLK(NULL, "dpll_core_m6x2_ck", &dpll_core_m6x2_ck, CK_443X),
972c5427
RN
3051 CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
3052 CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
3053 CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
032b5a7e 3054 CLK(NULL, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, CK_443X),
972c5427
RN
3055 CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
3056 CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
3057 CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
032b5a7e 3058 CLK(NULL, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck, CK_443X),
972c5427
RN
3059 CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
3060 CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
032b5a7e
TG
3061 CLK(NULL, "dpll_core_m3x2_ck", &dpll_core_m3x2_ck, CK_443X),
3062 CLK(NULL, "dpll_core_m7x2_ck", &dpll_core_m7x2_ck, CK_443X),
972c5427
RN
3063 CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
3064 CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
032b5a7e
TG
3065 CLK(NULL, "dpll_iva_x2_ck", &dpll_iva_x2_ck, CK_443X),
3066 CLK(NULL, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, CK_443X),
3067 CLK(NULL, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, CK_443X),
972c5427
RN
3068 CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
3069 CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
3070 CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
3071 CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
3072 CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
3073 CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
032b5a7e 3074 CLK(NULL, "dpll_per_x2_ck", &dpll_per_x2_ck, CK_443X),
972c5427 3075 CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
032b5a7e
TG
3076 CLK(NULL, "dpll_per_m3x2_ck", &dpll_per_m3x2_ck, CK_443X),
3077 CLK(NULL, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, CK_443X),
3078 CLK(NULL, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, CK_443X),
3079 CLK(NULL, "dpll_per_m6x2_ck", &dpll_per_m6x2_ck, CK_443X),
3080 CLK(NULL, "dpll_per_m7x2_ck", &dpll_per_m7x2_ck, CK_443X),
972c5427 3081 CLK(NULL, "dpll_unipro_ck", &dpll_unipro_ck, CK_443X),
032b5a7e 3082 CLK(NULL, "dpll_unipro_x2_ck", &dpll_unipro_x2_ck, CK_443X),
972c5427
RN
3083 CLK(NULL, "dpll_unipro_m2x2_ck", &dpll_unipro_m2x2_ck, CK_443X),
3084 CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
3085 CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
3086 CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
3087 CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
3088 CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
3089 CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
3090 CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
3091 CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
3092 CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
3093 CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
3094 CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
3095 CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
3096 CLK(NULL, "hsmmc6_fclk", &hsmmc6_fclk, CK_443X),
3097 CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
3098 CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
3099 CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
3100 CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
3101 CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
3102 CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
3103 CLK(NULL, "mcasp2_fclk", &mcasp2_fclk, CK_443X),
3104 CLK(NULL, "mcasp3_fclk", &mcasp3_fclk, CK_443X),
3105 CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
3106 CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
3107 CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
3108 CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
3109 CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
54776050
RN
3110 CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
3111 CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
3112 CLK(NULL, "aess_fck", &aess_fck, CK_443X),
1c03f42f 3113 CLK(NULL, "bandgap_fclk", &bandgap_fclk, CK_443X),
54776050 3114 CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
972c5427 3115 CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
54776050 3116 CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
0e433271 3117 CLK(NULL, "dsp_fck", &dsp_fck, CK_443X),
872462cd
SS
3118 CLK("omapdss_dss", "sys_clk", &dss_sys_clk, CK_443X),
3119 CLK("omapdss_dss", "tv_clk", &dss_tv_clk, CK_443X),
872462cd 3120 CLK("omapdss_dss", "video_clk", &dss_48mhz_clk, CK_443X),
2df122f5
TV
3121 CLK("omapdss_dss", "fck", &dss_dss_clk, CK_443X),
3122 CLK("omapdss_dss", "ick", &dss_fck, CK_443X),
0e433271
BC
3123 CLK(NULL, "efuse_ctrl_cust_fck", &efuse_ctrl_cust_fck, CK_443X),
3124 CLK(NULL, "emif1_fck", &emif1_fck, CK_443X),
3125 CLK(NULL, "emif2_fck", &emif2_fck, CK_443X),
54776050 3126 CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
0e433271 3127 CLK(NULL, "fpka_fck", &fpka_fck, CK_443X),
b399bca8 3128 CLK(NULL, "gpio1_dbclk", &gpio1_dbclk, CK_443X),
54776050 3129 CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
b399bca8 3130 CLK(NULL, "gpio2_dbclk", &gpio2_dbclk, CK_443X),
54776050 3131 CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
b399bca8 3132 CLK(NULL, "gpio3_dbclk", &gpio3_dbclk, CK_443X),
54776050 3133 CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
b399bca8 3134 CLK(NULL, "gpio4_dbclk", &gpio4_dbclk, CK_443X),
54776050 3135 CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
b399bca8 3136 CLK(NULL, "gpio5_dbclk", &gpio5_dbclk, CK_443X),
54776050 3137 CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
b399bca8 3138 CLK(NULL, "gpio6_dbclk", &gpio6_dbclk, CK_443X),
54776050
RN
3139 CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
3140 CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
0e433271 3141 CLK(NULL, "gpu_fck", &gpu_fck, CK_443X),
54776050 3142 CLK("omap2_hdq.0", "fck", &hdq1w_fck, CK_443X),
0e433271 3143 CLK(NULL, "hsi_fck", &hsi_fck, CK_443X),
f7bb0d9a
BC
3144 CLK("omap_i2c.1", "fck", &i2c1_fck, CK_443X),
3145 CLK("omap_i2c.2", "fck", &i2c2_fck, CK_443X),
3146 CLK("omap_i2c.3", "fck", &i2c3_fck, CK_443X),
3147 CLK("omap_i2c.4", "fck", &i2c4_fck, CK_443X),
0e433271 3148 CLK(NULL, "ipu_fck", &ipu_fck, CK_443X),
1c03f42f 3149 CLK(NULL, "iss_ctrlclk", &iss_ctrlclk, CK_443X),
54776050 3150 CLK(NULL, "iss_fck", &iss_fck, CK_443X),
0e433271
BC
3151 CLK(NULL, "iva_fck", &iva_fck, CK_443X),
3152 CLK(NULL, "kbd_fck", &kbd_fck, CK_443X),
3153 CLK(NULL, "l3_instr_ick", &l3_instr_ick, CK_443X),
3154 CLK(NULL, "l3_main_3_ick", &l3_main_3_ick, CK_443X),
972c5427 3155 CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
54776050 3156 CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
972c5427 3157 CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
54776050 3158 CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_443X),
972c5427 3159 CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
54776050 3160 CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_443X),
972c5427 3161 CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
54776050 3162 CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_443X),
972c5427 3163 CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
54776050 3164 CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_443X),
0e433271 3165 CLK(NULL, "mcpdm_fck", &mcpdm_fck, CK_443X),
54776050
RN
3166 CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_443X),
3167 CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_443X),
3168 CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_443X),
3169 CLK("omap2_mcspi.4", "fck", &mcspi4_fck, CK_443X),
0005ae73
KK
3170 CLK("omap_hsmmc.0", "fck", &mmc1_fck, CK_443X),
3171 CLK("omap_hsmmc.1", "fck", &mmc2_fck, CK_443X),
3172 CLK("omap_hsmmc.2", "fck", &mmc3_fck, CK_443X),
3173 CLK("omap_hsmmc.3", "fck", &mmc4_fck, CK_443X),
3174 CLK("omap_hsmmc.4", "fck", &mmc5_fck, CK_443X),
1c03f42f 3175 CLK(NULL, "ocp2scp_usb_phy_phy_48m", &ocp2scp_usb_phy_phy_48m, CK_443X),
0edc9e85 3176 CLK(NULL, "ocp2scp_usb_phy_ick", &ocp2scp_usb_phy_ick, CK_443X),
0e433271 3177 CLK(NULL, "ocp_wp_noc_ick", &ocp_wp_noc_ick, CK_443X),
54776050 3178 CLK("omap_rng", "ick", &rng_ick, CK_443X),
0e433271
BC
3179 CLK(NULL, "sha2md5_fck", &sha2md5_fck, CK_443X),
3180 CLK(NULL, "sl2if_ick", &sl2if_ick, CK_443X),
1c03f42f
BC
3181 CLK(NULL, "slimbus1_fclk_1", &slimbus1_fclk_1, CK_443X),
3182 CLK(NULL, "slimbus1_fclk_0", &slimbus1_fclk_0, CK_443X),
3183 CLK(NULL, "slimbus1_fclk_2", &slimbus1_fclk_2, CK_443X),
3184 CLK(NULL, "slimbus1_slimbus_clk", &slimbus1_slimbus_clk, CK_443X),
54776050 3185 CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
1c03f42f
BC
3186 CLK(NULL, "slimbus2_fclk_1", &slimbus2_fclk_1, CK_443X),
3187 CLK(NULL, "slimbus2_fclk_0", &slimbus2_fclk_0, CK_443X),
3188 CLK(NULL, "slimbus2_slimbus_clk", &slimbus2_slimbus_clk, CK_443X),
54776050 3189 CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
0e433271
BC
3190 CLK(NULL, "smartreflex_core_fck", &smartreflex_core_fck, CK_443X),
3191 CLK(NULL, "smartreflex_iva_fck", &smartreflex_iva_fck, CK_443X),
3192 CLK(NULL, "smartreflex_mpu_fck", &smartreflex_mpu_fck, CK_443X),
3193 CLK(NULL, "gpt1_fck", &timer1_fck, CK_443X),
3194 CLK(NULL, "gpt10_fck", &timer10_fck, CK_443X),
3195 CLK(NULL, "gpt11_fck", &timer11_fck, CK_443X),
3196 CLK(NULL, "gpt2_fck", &timer2_fck, CK_443X),
3197 CLK(NULL, "gpt3_fck", &timer3_fck, CK_443X),
3198 CLK(NULL, "gpt4_fck", &timer4_fck, CK_443X),
3199 CLK(NULL, "gpt5_fck", &timer5_fck, CK_443X),
3200 CLK(NULL, "gpt6_fck", &timer6_fck, CK_443X),
3201 CLK(NULL, "gpt7_fck", &timer7_fck, CK_443X),
3202 CLK(NULL, "gpt8_fck", &timer8_fck, CK_443X),
3203 CLK(NULL, "gpt9_fck", &timer9_fck, CK_443X),
54776050
RN
3204 CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
3205 CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
3206 CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
3207 CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
53689ac1 3208 CLK("usbhs-omap.0", "fs_fck", &usb_host_fs_fck, CK_443X),
1c03f42f
BC
3209 CLK(NULL, "utmi_p1_gfclk", &utmi_p1_gfclk, CK_443X),
3210 CLK(NULL, "usb_host_hs_utmi_p1_clk", &usb_host_hs_utmi_p1_clk, CK_443X),
3211 CLK(NULL, "utmi_p2_gfclk", &utmi_p2_gfclk, CK_443X),
3212 CLK(NULL, "usb_host_hs_utmi_p2_clk", &usb_host_hs_utmi_p2_clk, CK_443X),
032b5a7e 3213 CLK(NULL, "usb_host_hs_utmi_p3_clk", &usb_host_hs_utmi_p3_clk, CK_443X),
1c03f42f 3214 CLK(NULL, "usb_host_hs_hsic480m_p1_clk", &usb_host_hs_hsic480m_p1_clk, CK_443X),
032b5a7e
TG
3215 CLK(NULL, "usb_host_hs_hsic60m_p1_clk", &usb_host_hs_hsic60m_p1_clk, CK_443X),
3216 CLK(NULL, "usb_host_hs_hsic60m_p2_clk", &usb_host_hs_hsic60m_p2_clk, CK_443X),
1c03f42f
BC
3217 CLK(NULL, "usb_host_hs_hsic480m_p2_clk", &usb_host_hs_hsic480m_p2_clk, CK_443X),
3218 CLK(NULL, "usb_host_hs_func48mclk", &usb_host_hs_func48mclk, CK_443X),
53689ac1
KM
3219 CLK("usbhs-omap.0", "hs_fck", &usb_host_hs_fck, CK_443X),
3220 CLK("usbhs-omap.0", "usbhost_ick", &dummy_ck, CK_443X),
1c03f42f
BC
3221 CLK(NULL, "otg_60m_gfclk", &otg_60m_gfclk, CK_443X),
3222 CLK(NULL, "usb_otg_hs_xclk", &usb_otg_hs_xclk, CK_443X),
03491761 3223 CLK("musb-omap2430", "ick", &usb_otg_hs_ick, CK_443X),
0edc9e85 3224 CLK(NULL, "usb_phy_cm_clk32k", &usb_phy_cm_clk32k, CK_443X),
1c03f42f
BC
3225 CLK(NULL, "usb_tll_hs_usb_ch2_clk", &usb_tll_hs_usb_ch2_clk, CK_443X),
3226 CLK(NULL, "usb_tll_hs_usb_ch0_clk", &usb_tll_hs_usb_ch0_clk, CK_443X),
3227 CLK(NULL, "usb_tll_hs_usb_ch1_clk", &usb_tll_hs_usb_ch1_clk, CK_443X),
53689ac1
KM
3228 CLK("usbhs-omap.0", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
3229 CLK("usbhs-omap.0", "usbtll_fck", &dummy_ck, CK_443X),
0edc9e85
BC
3230 CLK(NULL, "usim_ck", &usim_ck, CK_443X),
3231 CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
0e433271
BC
3232 CLK(NULL, "usim_fck", &usim_fck, CK_443X),
3233 CLK("omap_wdt", "fck", &wd_timer2_fck, CK_443X),
0a01aa21 3234 CLK(NULL, "mailboxes_ick", &dummy_ck, CK_443X),
0e433271 3235 CLK(NULL, "wd_timer3_fck", &wd_timer3_fck, CK_443X),
972c5427
RN
3236 CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
3237 CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
7c43d547
SS
3238 CLK(NULL, "gpmc_ck", &dummy_ck, CK_443X),
3239 CLK(NULL, "gpt1_ick", &dummy_ck, CK_443X),
3240 CLK(NULL, "gpt2_ick", &dummy_ck, CK_443X),
3241 CLK(NULL, "gpt3_ick", &dummy_ck, CK_443X),
3242 CLK(NULL, "gpt4_ick", &dummy_ck, CK_443X),
3243 CLK(NULL, "gpt5_ick", &dummy_ck, CK_443X),
3244 CLK(NULL, "gpt6_ick", &dummy_ck, CK_443X),
3245 CLK(NULL, "gpt7_ick", &dummy_ck, CK_443X),
3246 CLK(NULL, "gpt8_ick", &dummy_ck, CK_443X),
3247 CLK(NULL, "gpt9_ick", &dummy_ck, CK_443X),
3248 CLK(NULL, "gpt10_ick", &dummy_ck, CK_443X),
3249 CLK(NULL, "gpt11_ick", &dummy_ck, CK_443X),
f7bb0d9a
BC
3250 CLK("omap_i2c.1", "ick", &dummy_ck, CK_443X),
3251 CLK("omap_i2c.2", "ick", &dummy_ck, CK_443X),
3252 CLK("omap_i2c.3", "ick", &dummy_ck, CK_443X),
3253 CLK("omap_i2c.4", "ick", &dummy_ck, CK_443X),
0005ae73
KK
3254 CLK("omap_hsmmc.0", "ick", &dummy_ck, CK_443X),
3255 CLK("omap_hsmmc.1", "ick", &dummy_ck, CK_443X),
3256 CLK("omap_hsmmc.2", "ick", &dummy_ck, CK_443X),
3257 CLK("omap_hsmmc.3", "ick", &dummy_ck, CK_443X),
3258 CLK("omap_hsmmc.4", "ick", &dummy_ck, CK_443X),
7c43d547
SS
3259 CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_443X),
3260 CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_443X),
3261 CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_443X),
3262 CLK("omap-mcbsp.4", "ick", &dummy_ck, CK_443X),
0e433271
BC
3263 CLK("omap2_mcspi.1", "ick", &dummy_ck, CK_443X),
3264 CLK("omap2_mcspi.2", "ick", &dummy_ck, CK_443X),
3265 CLK("omap2_mcspi.3", "ick", &dummy_ck, CK_443X),
3266 CLK("omap2_mcspi.4", "ick", &dummy_ck, CK_443X),
7c43d547
SS
3267 CLK(NULL, "uart1_ick", &dummy_ck, CK_443X),
3268 CLK(NULL, "uart2_ick", &dummy_ck, CK_443X),
3269 CLK(NULL, "uart3_ick", &dummy_ck, CK_443X),
3270 CLK(NULL, "uart4_ick", &dummy_ck, CK_443X),
3271 CLK("omap_wdt", "ick", &dummy_ck, CK_443X),
e0cb70c5
RN
3272 CLK(NULL, "auxclk0_ck", &auxclk0_ck, CK_443X),
3273 CLK(NULL, "auxclk1_ck", &auxclk1_ck, CK_443X),
3274 CLK(NULL, "auxclk2_ck", &auxclk2_ck, CK_443X),
3275 CLK(NULL, "auxclk3_ck", &auxclk3_ck, CK_443X),
3276 CLK(NULL, "auxclk4_ck", &auxclk4_ck, CK_443X),
3277 CLK(NULL, "auxclk5_ck", &auxclk5_ck, CK_443X),
3278 CLK(NULL, "auxclkreq0_ck", &auxclkreq0_ck, CK_443X),
3279 CLK(NULL, "auxclkreq1_ck", &auxclkreq1_ck, CK_443X),
3280 CLK(NULL, "auxclkreq2_ck", &auxclkreq2_ck, CK_443X),
3281 CLK(NULL, "auxclkreq3_ck", &auxclkreq3_ck, CK_443X),
3282 CLK(NULL, "auxclkreq4_ck", &auxclkreq4_ck, CK_443X),
3283 CLK(NULL, "auxclkreq5_ck", &auxclkreq5_ck, CK_443X),
972c5427
RN
3284};
3285
e80a9729 3286int __init omap4xxx_clk_init(void)
972c5427 3287{
972c5427 3288 struct omap_clk *c;
972c5427
RN
3289 u32 cpu_clkflg;
3290
3291 if (cpu_is_omap44xx()) {
3292 cpu_mask = RATE_IN_4430;
3293 cpu_clkflg = CK_443X;
3294 }
3295
3296 clk_init(&omap2_clk_functions);
3297
3298 for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
3299 c++)
3300 clk_preinit(c->lk.clk);
3301
3302 for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
3303 c++)
3304 if (c->cpu & cpu_clkflg) {
3305 clkdev_add(&c->lk);
3306 clk_register(c->lk.clk);
972c5427 3307 omap2_init_clk_clkdm(c->lk.clk);
972c5427
RN
3308 }
3309
c6461f5c
PW
3310 /* Disable autoidle on all clocks; let the PM code enable it later */
3311 omap_clk_disable_autoidle_all();
3312
972c5427
RN
3313 recalculate_root_clocks();
3314
3315 /*
3316 * Only enable those clocks we will need, let the drivers
3317 * enable other clocks as necessary
3318 */
3319 clk_enable_init_clocks();
3320
3321 return 0;
3322}
This page took 0.32981 seconds and 5 git commands to generate.