ARM: OMAP: Remove unused old gpio-switch.h
[deliverable/linux.git] / arch / arm / mach-omap2 / cm-regbits-44xx.h
CommitLineData
dd708413
RN
1/*
2 * OMAP44xx Clock Management register bits
3 *
568997cf
RN
4 * Copyright (C) 2009-2010 Texas Instruments, Inc.
5 * Copyright (C) 2009-2010 Nokia Corporation
dd708413
RN
6 *
7 * Paul Walmsley (paul@pwsan.com)
8 * Rajendra Nayak (rnayak@ti.com)
9 * Benoit Cousson (b-cousson@ti.com)
10 *
11 * This file is automatically generated from the OMAP hardware databases.
12 * We respectfully ask that any modifications to this file be coordinated
13 * with the public linux-omap@vger.kernel.org mailing list and the
14 * authors above to ensure that the autogeneration scripts are kept
15 * up-to-date with the file contents.
16 *
17 * This program is free software; you can redistribute it and/or modify
18 * it under the terms of the GNU General Public License version 2 as
19 * published by the Free Software Foundation.
20 */
21
22#ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_44XX_H
23#define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_44XX_H
24
7b342a8d 25/* Used by CM_L3_1_DYNAMICDEP, CM_MPU_DYNAMICDEP, CM_TESLA_DYNAMICDEP */
56ef28ac 26#define OMAP4430_ABE_DYNDEP_SHIFT 3
568997cf 27#define OMAP4430_ABE_DYNDEP_MASK (1 << 3)
dd708413
RN
28
29/*
7b342a8d
BC
30 * Used by CM_D2D_STATICDEP, CM_DUCATI_STATICDEP, CM_L3INIT_STATICDEP,
31 * CM_MPU_STATICDEP, CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
dd708413 32 */
56ef28ac 33#define OMAP4430_ABE_STATDEP_SHIFT 3
568997cf 34#define OMAP4430_ABE_STATDEP_MASK (1 << 3)
dd708413 35
7b342a8d 36/* Used by CM_L4CFG_DYNAMICDEP */
56ef28ac 37#define OMAP4430_ALWONCORE_DYNDEP_SHIFT 16
568997cf 38#define OMAP4430_ALWONCORE_DYNDEP_MASK (1 << 16)
dd708413
RN
39
40/* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_TESLA_STATICDEP */
56ef28ac 41#define OMAP4430_ALWONCORE_STATDEP_SHIFT 16
568997cf 42#define OMAP4430_ALWONCORE_STATDEP_MASK (1 << 16)
dd708413
RN
43
44/*
568997cf 45 * Used by CM_AUTOIDLE_DPLL_ABE, CM_AUTOIDLE_DPLL_CORE,
7b342a8d
BC
46 * CM_AUTOIDLE_DPLL_DDRPHY, CM_AUTOIDLE_DPLL_IVA, CM_AUTOIDLE_DPLL_MPU,
47 * CM_AUTOIDLE_DPLL_PER, CM_AUTOIDLE_DPLL_UNIPRO, CM_AUTOIDLE_DPLL_USB
dd708413 48 */
56ef28ac 49#define OMAP4430_AUTO_DPLL_MODE_SHIFT 0
568997cf 50#define OMAP4430_AUTO_DPLL_MODE_MASK (0x7 << 0)
dd708413 51
7b342a8d 52/* Used by CM_L4CFG_DYNAMICDEP */
56ef28ac 53#define OMAP4430_CEFUSE_DYNDEP_SHIFT 17
568997cf 54#define OMAP4430_CEFUSE_DYNDEP_MASK (1 << 17)
dd708413
RN
55
56/* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_TESLA_STATICDEP */
56ef28ac 57#define OMAP4430_CEFUSE_STATDEP_SHIFT 17
568997cf 58#define OMAP4430_CEFUSE_STATDEP_MASK (1 << 17)
dd708413
RN
59
60/* Used by CM1_ABE_CLKSTCTRL */
56ef28ac 61#define OMAP4430_CLKACTIVITY_ABE_24M_GFCLK_SHIFT 13
568997cf 62#define OMAP4430_CLKACTIVITY_ABE_24M_GFCLK_MASK (1 << 13)
dd708413
RN
63
64/* Used by CM1_ABE_CLKSTCTRL */
56ef28ac 65#define OMAP4430_CLKACTIVITY_ABE_ALWON_32K_CLK_SHIFT 12
568997cf 66#define OMAP4430_CLKACTIVITY_ABE_ALWON_32K_CLK_MASK (1 << 12)
dd708413
RN
67
68/* Used by CM_WKUP_CLKSTCTRL */
56ef28ac 69#define OMAP4430_CLKACTIVITY_ABE_LP_CLK_SHIFT 9
568997cf 70#define OMAP4430_CLKACTIVITY_ABE_LP_CLK_MASK (1 << 9)
dd708413
RN
71
72/* Used by CM1_ABE_CLKSTCTRL */
56ef28ac 73#define OMAP4430_CLKACTIVITY_ABE_SYSCLK_SHIFT 11
568997cf 74#define OMAP4430_CLKACTIVITY_ABE_SYSCLK_MASK (1 << 11)
dd708413
RN
75
76/* Used by CM1_ABE_CLKSTCTRL */
56ef28ac 77#define OMAP4430_CLKACTIVITY_ABE_X2_CLK_SHIFT 8
568997cf 78#define OMAP4430_CLKACTIVITY_ABE_X2_CLK_MASK (1 << 8)
dd708413 79
7b342a8d 80/* Used by CM_MEMIF_CLKSTCTRL */
56ef28ac 81#define OMAP4430_CLKACTIVITY_ASYNC_DLL_CLK_SHIFT 11
568997cf 82#define OMAP4430_CLKACTIVITY_ASYNC_DLL_CLK_MASK (1 << 11)
dd708413 83
7b342a8d 84/* Used by CM_MEMIF_CLKSTCTRL */
56ef28ac 85#define OMAP4430_CLKACTIVITY_ASYNC_PHY1_CLK_SHIFT 12
568997cf 86#define OMAP4430_CLKACTIVITY_ASYNC_PHY1_CLK_MASK (1 << 12)
dd708413 87
7b342a8d 88/* Used by CM_MEMIF_CLKSTCTRL */
56ef28ac 89#define OMAP4430_CLKACTIVITY_ASYNC_PHY2_CLK_SHIFT 13
568997cf 90#define OMAP4430_CLKACTIVITY_ASYNC_PHY2_CLK_MASK (1 << 13)
dd708413
RN
91
92/* Used by CM_CAM_CLKSTCTRL */
56ef28ac 93#define OMAP4430_CLKACTIVITY_CAM_PHY_CTRL_GCLK_SHIFT 9
568997cf
RN
94#define OMAP4430_CLKACTIVITY_CAM_PHY_CTRL_GCLK_MASK (1 << 9)
95
96/* Used by CM_ALWON_CLKSTCTRL */
97#define OMAP4430_CLKACTIVITY_CORE_ALWON_32K_GFCLK_SHIFT 12
98#define OMAP4430_CLKACTIVITY_CORE_ALWON_32K_GFCLK_MASK (1 << 12)
dd708413
RN
99
100/* Used by CM_EMU_CLKSTCTRL */
56ef28ac 101#define OMAP4430_CLKACTIVITY_CORE_DPLL_EMU_CLK_SHIFT 9
568997cf 102#define OMAP4430_CLKACTIVITY_CORE_DPLL_EMU_CLK_MASK (1 << 9)
dd708413 103
6b54b499
RN
104/* Used by CM_L4CFG_CLKSTCTRL */
105#define OMAP4460_CLKACTIVITY_CORE_TS_GFCLK_SHIFT 9
106#define OMAP4460_CLKACTIVITY_CORE_TS_GFCLK_MASK (1 << 9)
107
dd708413 108/* Used by CM_CEFUSE_CLKSTCTRL */
56ef28ac 109#define OMAP4430_CLKACTIVITY_CUST_EFUSE_SYS_CLK_SHIFT 9
568997cf 110#define OMAP4430_CLKACTIVITY_CUST_EFUSE_SYS_CLK_MASK (1 << 9)
dd708413 111
7b342a8d 112/* Used by CM_MEMIF_CLKSTCTRL */
56ef28ac 113#define OMAP4430_CLKACTIVITY_DLL_CLK_SHIFT 9
568997cf 114#define OMAP4430_CLKACTIVITY_DLL_CLK_MASK (1 << 9)
dd708413 115
7b342a8d 116/* Used by CM_L4PER_CLKSTCTRL */
56ef28ac 117#define OMAP4430_CLKACTIVITY_DMT10_GFCLK_SHIFT 9
568997cf 118#define OMAP4430_CLKACTIVITY_DMT10_GFCLK_MASK (1 << 9)
dd708413 119
7b342a8d 120/* Used by CM_L4PER_CLKSTCTRL */
56ef28ac 121#define OMAP4430_CLKACTIVITY_DMT11_GFCLK_SHIFT 10
568997cf 122#define OMAP4430_CLKACTIVITY_DMT11_GFCLK_MASK (1 << 10)
dd708413 123
7b342a8d 124/* Used by CM_L4PER_CLKSTCTRL */
56ef28ac 125#define OMAP4430_CLKACTIVITY_DMT2_GFCLK_SHIFT 11
568997cf 126#define OMAP4430_CLKACTIVITY_DMT2_GFCLK_MASK (1 << 11)
dd708413 127
7b342a8d 128/* Used by CM_L4PER_CLKSTCTRL */
56ef28ac 129#define OMAP4430_CLKACTIVITY_DMT3_GFCLK_SHIFT 12
568997cf 130#define OMAP4430_CLKACTIVITY_DMT3_GFCLK_MASK (1 << 12)
dd708413 131
7b342a8d 132/* Used by CM_L4PER_CLKSTCTRL */
56ef28ac 133#define OMAP4430_CLKACTIVITY_DMT4_GFCLK_SHIFT 13
568997cf 134#define OMAP4430_CLKACTIVITY_DMT4_GFCLK_MASK (1 << 13)
dd708413 135
7b342a8d 136/* Used by CM_L4PER_CLKSTCTRL */
56ef28ac 137#define OMAP4430_CLKACTIVITY_DMT9_GFCLK_SHIFT 14
568997cf 138#define OMAP4430_CLKACTIVITY_DMT9_GFCLK_MASK (1 << 14)
dd708413
RN
139
140/* Used by CM_DSS_CLKSTCTRL */
56ef28ac 141#define OMAP4430_CLKACTIVITY_DSS_ALWON_SYS_CLK_SHIFT 10
568997cf 142#define OMAP4430_CLKACTIVITY_DSS_ALWON_SYS_CLK_MASK (1 << 10)
dd708413
RN
143
144/* Used by CM_DSS_CLKSTCTRL */
56ef28ac 145#define OMAP4430_CLKACTIVITY_DSS_FCLK_SHIFT 9
568997cf 146#define OMAP4430_CLKACTIVITY_DSS_FCLK_MASK (1 << 9)
dd708413
RN
147
148/* Used by CM_DUCATI_CLKSTCTRL */
56ef28ac 149#define OMAP4430_CLKACTIVITY_DUCATI_GCLK_SHIFT 8
568997cf 150#define OMAP4430_CLKACTIVITY_DUCATI_GCLK_MASK (1 << 8)
dd708413
RN
151
152/* Used by CM_EMU_CLKSTCTRL */
56ef28ac 153#define OMAP4430_CLKACTIVITY_EMU_SYS_CLK_SHIFT 8
568997cf 154#define OMAP4430_CLKACTIVITY_EMU_SYS_CLK_MASK (1 << 8)
dd708413
RN
155
156/* Used by CM_CAM_CLKSTCTRL */
56ef28ac 157#define OMAP4430_CLKACTIVITY_FDIF_GFCLK_SHIFT 10
568997cf 158#define OMAP4430_CLKACTIVITY_FDIF_GFCLK_MASK (1 << 10)
dd708413 159
7b342a8d 160/* Used by CM_L4PER_CLKSTCTRL */
56ef28ac 161#define OMAP4430_CLKACTIVITY_FUNC_12M_GFCLK_SHIFT 15
568997cf 162#define OMAP4430_CLKACTIVITY_FUNC_12M_GFCLK_MASK (1 << 15)
dd708413
RN
163
164/* Used by CM1_ABE_CLKSTCTRL */
56ef28ac 165#define OMAP4430_CLKACTIVITY_FUNC_24M_GFCLK_SHIFT 10
568997cf 166#define OMAP4430_CLKACTIVITY_FUNC_24M_GFCLK_MASK (1 << 10)
dd708413
RN
167
168/* Used by CM_DSS_CLKSTCTRL */
56ef28ac 169#define OMAP4430_CLKACTIVITY_HDMI_PHY_48MHZ_GFCLK_SHIFT 11
568997cf 170#define OMAP4430_CLKACTIVITY_HDMI_PHY_48MHZ_GFCLK_MASK (1 << 11)
dd708413 171
7b342a8d 172/* Used by CM_L3INIT_CLKSTCTRL */
56ef28ac 173#define OMAP4430_CLKACTIVITY_HSIC_P1_480M_GFCLK_SHIFT 20
568997cf 174#define OMAP4430_CLKACTIVITY_HSIC_P1_480M_GFCLK_MASK (1 << 20)
dd708413 175
7b342a8d 176/* Used by CM_L3INIT_CLKSTCTRL */
56ef28ac 177#define OMAP4430_CLKACTIVITY_HSIC_P1_GFCLK_SHIFT 26
568997cf 178#define OMAP4430_CLKACTIVITY_HSIC_P1_GFCLK_MASK (1 << 26)
dd708413 179
7b342a8d 180/* Used by CM_L3INIT_CLKSTCTRL */
56ef28ac 181#define OMAP4430_CLKACTIVITY_HSIC_P2_480M_GFCLK_SHIFT 21
568997cf 182#define OMAP4430_CLKACTIVITY_HSIC_P2_480M_GFCLK_MASK (1 << 21)
dd708413 183
7b342a8d 184/* Used by CM_L3INIT_CLKSTCTRL */
56ef28ac 185#define OMAP4430_CLKACTIVITY_HSIC_P2_GFCLK_SHIFT 27
568997cf 186#define OMAP4430_CLKACTIVITY_HSIC_P2_GFCLK_MASK (1 << 27)
dd708413 187
7b342a8d 188/* Used by CM_L3INIT_CLKSTCTRL */
56ef28ac 189#define OMAP4430_CLKACTIVITY_INIT_48MC_GFCLK_SHIFT 13
568997cf 190#define OMAP4430_CLKACTIVITY_INIT_48MC_GFCLK_MASK (1 << 13)
dd708413 191
7b342a8d 192/* Used by CM_L3INIT_CLKSTCTRL */
56ef28ac 193#define OMAP4430_CLKACTIVITY_INIT_48M_GFCLK_SHIFT 12
568997cf 194#define OMAP4430_CLKACTIVITY_INIT_48M_GFCLK_MASK (1 << 12)
dd708413 195
7b342a8d 196/* Used by CM_L3INIT_CLKSTCTRL */
56ef28ac 197#define OMAP4430_CLKACTIVITY_INIT_60M_P1_GFCLK_SHIFT 28
568997cf 198#define OMAP4430_CLKACTIVITY_INIT_60M_P1_GFCLK_MASK (1 << 28)
dd708413 199
7b342a8d 200/* Used by CM_L3INIT_CLKSTCTRL */
56ef28ac 201#define OMAP4430_CLKACTIVITY_INIT_60M_P2_GFCLK_SHIFT 29
568997cf 202#define OMAP4430_CLKACTIVITY_INIT_60M_P2_GFCLK_MASK (1 << 29)
dd708413 203
7b342a8d 204/* Used by CM_L3INIT_CLKSTCTRL */
56ef28ac 205#define OMAP4430_CLKACTIVITY_INIT_96M_GFCLK_SHIFT 11
568997cf 206#define OMAP4430_CLKACTIVITY_INIT_96M_GFCLK_MASK (1 << 11)
dd708413 207
7b342a8d 208/* Used by CM_L3INIT_CLKSTCTRL */
56ef28ac 209#define OMAP4430_CLKACTIVITY_INIT_HSI_GFCLK_SHIFT 16
568997cf 210#define OMAP4430_CLKACTIVITY_INIT_HSI_GFCLK_MASK (1 << 16)
dd708413 211
7b342a8d 212/* Used by CM_L3INIT_CLKSTCTRL */
56ef28ac 213#define OMAP4430_CLKACTIVITY_INIT_HSMMC1_GFCLK_SHIFT 17
568997cf 214#define OMAP4430_CLKACTIVITY_INIT_HSMMC1_GFCLK_MASK (1 << 17)
dd708413 215
7b342a8d 216/* Used by CM_L3INIT_CLKSTCTRL */
56ef28ac 217#define OMAP4430_CLKACTIVITY_INIT_HSMMC2_GFCLK_SHIFT 18
568997cf 218#define OMAP4430_CLKACTIVITY_INIT_HSMMC2_GFCLK_MASK (1 << 18)
dd708413 219
7b342a8d 220/* Used by CM_L3INIT_CLKSTCTRL */
56ef28ac 221#define OMAP4430_CLKACTIVITY_INIT_HSMMC6_GFCLK_SHIFT 19
568997cf 222#define OMAP4430_CLKACTIVITY_INIT_HSMMC6_GFCLK_MASK (1 << 19)
dd708413
RN
223
224/* Used by CM_CAM_CLKSTCTRL */
56ef28ac 225#define OMAP4430_CLKACTIVITY_ISS_GCLK_SHIFT 8
568997cf 226#define OMAP4430_CLKACTIVITY_ISS_GCLK_MASK (1 << 8)
dd708413
RN
227
228/* Used by CM_IVAHD_CLKSTCTRL */
56ef28ac 229#define OMAP4430_CLKACTIVITY_IVAHD_ROOT_CLK_SHIFT 8
568997cf 230#define OMAP4430_CLKACTIVITY_IVAHD_ROOT_CLK_MASK (1 << 8)
dd708413 231
568997cf
RN
232/* Used by CM_D2D_CLKSTCTRL */
233#define OMAP4430_CLKACTIVITY_L3X2_D2D_GICLK_SHIFT 10
234#define OMAP4430_CLKACTIVITY_L3X2_D2D_GICLK_MASK (1 << 10)
dd708413 235
7b342a8d 236/* Used by CM_L3_1_CLKSTCTRL */
56ef28ac 237#define OMAP4430_CLKACTIVITY_L3_1_GICLK_SHIFT 8
568997cf 238#define OMAP4430_CLKACTIVITY_L3_1_GICLK_MASK (1 << 8)
dd708413 239
7b342a8d 240/* Used by CM_L3_2_CLKSTCTRL */
56ef28ac 241#define OMAP4430_CLKACTIVITY_L3_2_GICLK_SHIFT 8
568997cf 242#define OMAP4430_CLKACTIVITY_L3_2_GICLK_MASK (1 << 8)
dd708413
RN
243
244/* Used by CM_D2D_CLKSTCTRL */
56ef28ac 245#define OMAP4430_CLKACTIVITY_L3_D2D_GICLK_SHIFT 8
568997cf 246#define OMAP4430_CLKACTIVITY_L3_D2D_GICLK_MASK (1 << 8)
dd708413
RN
247
248/* Used by CM_SDMA_CLKSTCTRL */
56ef28ac 249#define OMAP4430_CLKACTIVITY_L3_DMA_GICLK_SHIFT 8
568997cf 250#define OMAP4430_CLKACTIVITY_L3_DMA_GICLK_MASK (1 << 8)
dd708413
RN
251
252/* Used by CM_DSS_CLKSTCTRL */
56ef28ac 253#define OMAP4430_CLKACTIVITY_L3_DSS_GICLK_SHIFT 8
568997cf 254#define OMAP4430_CLKACTIVITY_L3_DSS_GICLK_MASK (1 << 8)
dd708413 255
7b342a8d 256/* Used by CM_MEMIF_CLKSTCTRL */
56ef28ac 257#define OMAP4430_CLKACTIVITY_L3_EMIF_GICLK_SHIFT 8
568997cf 258#define OMAP4430_CLKACTIVITY_L3_EMIF_GICLK_MASK (1 << 8)
dd708413
RN
259
260/* Used by CM_GFX_CLKSTCTRL */
56ef28ac 261#define OMAP4430_CLKACTIVITY_L3_GFX_GICLK_SHIFT 8
568997cf 262#define OMAP4430_CLKACTIVITY_L3_GFX_GICLK_MASK (1 << 8)
dd708413 263
7b342a8d 264/* Used by CM_L3INIT_CLKSTCTRL */
56ef28ac 265#define OMAP4430_CLKACTIVITY_L3_INIT_GICLK_SHIFT 8
568997cf 266#define OMAP4430_CLKACTIVITY_L3_INIT_GICLK_MASK (1 << 8)
dd708413
RN
267
268/* Used by CM_L3INSTR_CLKSTCTRL */
56ef28ac 269#define OMAP4430_CLKACTIVITY_L3_INSTR_GICLK_SHIFT 8
568997cf 270#define OMAP4430_CLKACTIVITY_L3_INSTR_GICLK_MASK (1 << 8)
dd708413
RN
271
272/* Used by CM_L4SEC_CLKSTCTRL */
56ef28ac 273#define OMAP4430_CLKACTIVITY_L3_SECURE_GICLK_SHIFT 8
568997cf 274#define OMAP4430_CLKACTIVITY_L3_SECURE_GICLK_MASK (1 << 8)
dd708413
RN
275
276/* Used by CM_ALWON_CLKSTCTRL */
56ef28ac 277#define OMAP4430_CLKACTIVITY_L4_AO_ICLK_SHIFT 8
568997cf 278#define OMAP4430_CLKACTIVITY_L4_AO_ICLK_MASK (1 << 8)
dd708413
RN
279
280/* Used by CM_CEFUSE_CLKSTCTRL */
56ef28ac 281#define OMAP4430_CLKACTIVITY_L4_CEFUSE_GICLK_SHIFT 8
568997cf 282#define OMAP4430_CLKACTIVITY_L4_CEFUSE_GICLK_MASK (1 << 8)
dd708413 283
7b342a8d 284/* Used by CM_L4CFG_CLKSTCTRL */
56ef28ac 285#define OMAP4430_CLKACTIVITY_L4_CFG_GICLK_SHIFT 8
568997cf 286#define OMAP4430_CLKACTIVITY_L4_CFG_GICLK_MASK (1 << 8)
dd708413
RN
287
288/* Used by CM_D2D_CLKSTCTRL */
56ef28ac 289#define OMAP4430_CLKACTIVITY_L4_D2D_GICLK_SHIFT 9
568997cf 290#define OMAP4430_CLKACTIVITY_L4_D2D_GICLK_MASK (1 << 9)
dd708413 291
7b342a8d 292/* Used by CM_L3INIT_CLKSTCTRL */
56ef28ac 293#define OMAP4430_CLKACTIVITY_L4_INIT_GICLK_SHIFT 9
568997cf 294#define OMAP4430_CLKACTIVITY_L4_INIT_GICLK_MASK (1 << 9)
dd708413 295
7b342a8d 296/* Used by CM_L4PER_CLKSTCTRL */
56ef28ac 297#define OMAP4430_CLKACTIVITY_L4_PER_GICLK_SHIFT 8
568997cf 298#define OMAP4430_CLKACTIVITY_L4_PER_GICLK_MASK (1 << 8)
dd708413
RN
299
300/* Used by CM_L4SEC_CLKSTCTRL */
56ef28ac 301#define OMAP4430_CLKACTIVITY_L4_SECURE_GICLK_SHIFT 9
568997cf 302#define OMAP4430_CLKACTIVITY_L4_SECURE_GICLK_MASK (1 << 9)
dd708413
RN
303
304/* Used by CM_WKUP_CLKSTCTRL */
56ef28ac 305#define OMAP4430_CLKACTIVITY_L4_WKUP_GICLK_SHIFT 12
568997cf 306#define OMAP4430_CLKACTIVITY_L4_WKUP_GICLK_MASK (1 << 12)
dd708413 307
7b342a8d 308/* Used by CM_MPU_CLKSTCTRL */
56ef28ac 309#define OMAP4430_CLKACTIVITY_MPU_DPLL_CLK_SHIFT 8
568997cf 310#define OMAP4430_CLKACTIVITY_MPU_DPLL_CLK_MASK (1 << 8)
dd708413
RN
311
312/* Used by CM1_ABE_CLKSTCTRL */
56ef28ac 313#define OMAP4430_CLKACTIVITY_OCP_ABE_GICLK_SHIFT 9
568997cf 314#define OMAP4430_CLKACTIVITY_OCP_ABE_GICLK_MASK (1 << 9)
dd708413 315
7b342a8d 316/* Used by CM_L4PER_CLKSTCTRL */
56ef28ac 317#define OMAP4430_CLKACTIVITY_PER_24MC_GFCLK_SHIFT 16
568997cf 318#define OMAP4430_CLKACTIVITY_PER_24MC_GFCLK_MASK (1 << 16)
dd708413 319
7b342a8d 320/* Used by CM_L4PER_CLKSTCTRL */
56ef28ac 321#define OMAP4430_CLKACTIVITY_PER_32K_GFCLK_SHIFT 17
568997cf 322#define OMAP4430_CLKACTIVITY_PER_32K_GFCLK_MASK (1 << 17)
dd708413 323
7b342a8d 324/* Used by CM_L4PER_CLKSTCTRL */
56ef28ac 325#define OMAP4430_CLKACTIVITY_PER_48M_GFCLK_SHIFT 18
568997cf 326#define OMAP4430_CLKACTIVITY_PER_48M_GFCLK_MASK (1 << 18)
dd708413 327
7b342a8d 328/* Used by CM_L4PER_CLKSTCTRL */
56ef28ac 329#define OMAP4430_CLKACTIVITY_PER_96M_GFCLK_SHIFT 19
568997cf 330#define OMAP4430_CLKACTIVITY_PER_96M_GFCLK_MASK (1 << 19)
dd708413 331
7b342a8d 332/* Used by CM_L4PER_CLKSTCTRL */
56ef28ac 333#define OMAP4430_CLKACTIVITY_PER_ABE_24M_GFCLK_SHIFT 25
568997cf 334#define OMAP4430_CLKACTIVITY_PER_ABE_24M_GFCLK_MASK (1 << 25)
dd708413 335
7b342a8d 336/* Used by CM_L4PER_CLKSTCTRL */
56ef28ac 337#define OMAP4430_CLKACTIVITY_PER_MCASP2_GFCLK_SHIFT 20
568997cf 338#define OMAP4430_CLKACTIVITY_PER_MCASP2_GFCLK_MASK (1 << 20)
dd708413 339
7b342a8d 340/* Used by CM_L4PER_CLKSTCTRL */
56ef28ac 341#define OMAP4430_CLKACTIVITY_PER_MCASP3_GFCLK_SHIFT 21
568997cf 342#define OMAP4430_CLKACTIVITY_PER_MCASP3_GFCLK_MASK (1 << 21)
dd708413 343
7b342a8d 344/* Used by CM_L4PER_CLKSTCTRL */
56ef28ac 345#define OMAP4430_CLKACTIVITY_PER_MCBSP4_GFCLK_SHIFT 22
568997cf 346#define OMAP4430_CLKACTIVITY_PER_MCBSP4_GFCLK_MASK (1 << 22)
dd708413 347
7b342a8d 348/* Used by CM_L4PER_CLKSTCTRL */
56ef28ac 349#define OMAP4430_CLKACTIVITY_PER_SYS_GFCLK_SHIFT 24
568997cf 350#define OMAP4430_CLKACTIVITY_PER_SYS_GFCLK_MASK (1 << 24)
dd708413 351
7b342a8d 352/* Used by CM_MEMIF_CLKSTCTRL */
56ef28ac 353#define OMAP4430_CLKACTIVITY_PHY_ROOT_CLK_SHIFT 10
568997cf 354#define OMAP4430_CLKACTIVITY_PHY_ROOT_CLK_MASK (1 << 10)
dd708413
RN
355
356/* Used by CM_GFX_CLKSTCTRL */
56ef28ac 357#define OMAP4430_CLKACTIVITY_SGX_GFCLK_SHIFT 9
568997cf 358#define OMAP4430_CLKACTIVITY_SGX_GFCLK_MASK (1 << 9)
dd708413
RN
359
360/* Used by CM_ALWON_CLKSTCTRL */
56ef28ac 361#define OMAP4430_CLKACTIVITY_SR_CORE_SYSCLK_SHIFT 11
568997cf 362#define OMAP4430_CLKACTIVITY_SR_CORE_SYSCLK_MASK (1 << 11)
dd708413
RN
363
364/* Used by CM_ALWON_CLKSTCTRL */
56ef28ac 365#define OMAP4430_CLKACTIVITY_SR_IVA_SYSCLK_SHIFT 10
568997cf 366#define OMAP4430_CLKACTIVITY_SR_IVA_SYSCLK_MASK (1 << 10)
dd708413
RN
367
368/* Used by CM_ALWON_CLKSTCTRL */
56ef28ac 369#define OMAP4430_CLKACTIVITY_SR_MPU_SYSCLK_SHIFT 9
568997cf 370#define OMAP4430_CLKACTIVITY_SR_MPU_SYSCLK_MASK (1 << 9)
dd708413
RN
371
372/* Used by CM_WKUP_CLKSTCTRL */
56ef28ac 373#define OMAP4430_CLKACTIVITY_SYS_CLK_SHIFT 8
568997cf 374#define OMAP4430_CLKACTIVITY_SYS_CLK_MASK (1 << 8)
dd708413
RN
375
376/* Used by CM_TESLA_CLKSTCTRL */
56ef28ac 377#define OMAP4430_CLKACTIVITY_TESLA_ROOT_CLK_SHIFT 8
568997cf 378#define OMAP4430_CLKACTIVITY_TESLA_ROOT_CLK_MASK (1 << 8)
dd708413 379
7b342a8d 380/* Used by CM_L3INIT_CLKSTCTRL */
56ef28ac 381#define OMAP4430_CLKACTIVITY_TLL_CH0_GFCLK_SHIFT 22
568997cf 382#define OMAP4430_CLKACTIVITY_TLL_CH0_GFCLK_MASK (1 << 22)
dd708413 383
7b342a8d 384/* Used by CM_L3INIT_CLKSTCTRL */
56ef28ac 385#define OMAP4430_CLKACTIVITY_TLL_CH1_GFCLK_SHIFT 23
568997cf 386#define OMAP4430_CLKACTIVITY_TLL_CH1_GFCLK_MASK (1 << 23)
dd708413 387
7b342a8d 388/* Used by CM_L3INIT_CLKSTCTRL */
56ef28ac 389#define OMAP4430_CLKACTIVITY_TLL_CH2_GFCLK_SHIFT 24
568997cf
RN
390#define OMAP4430_CLKACTIVITY_TLL_CH2_GFCLK_MASK (1 << 24)
391
7b342a8d 392/* Used by CM_L3INIT_CLKSTCTRL */
568997cf
RN
393#define OMAP4430_CLKACTIVITY_UNIPRO_DPLL_CLK_SHIFT 10
394#define OMAP4430_CLKACTIVITY_UNIPRO_DPLL_CLK_MASK (1 << 10)
395
7b342a8d 396/* Used by CM_L3INIT_CLKSTCTRL */
568997cf
RN
397#define OMAP4430_CLKACTIVITY_USB_DPLL_CLK_SHIFT 14
398#define OMAP4430_CLKACTIVITY_USB_DPLL_CLK_MASK (1 << 14)
dd708413 399
7b342a8d 400/* Used by CM_L3INIT_CLKSTCTRL */
56ef28ac 401#define OMAP4430_CLKACTIVITY_USB_DPLL_HS_CLK_SHIFT 15
568997cf 402#define OMAP4430_CLKACTIVITY_USB_DPLL_HS_CLK_MASK (1 << 15)
dd708413
RN
403
404/* Used by CM_WKUP_CLKSTCTRL */
56ef28ac 405#define OMAP4430_CLKACTIVITY_USIM_GFCLK_SHIFT 10
568997cf 406#define OMAP4430_CLKACTIVITY_USIM_GFCLK_MASK (1 << 10)
dd708413 407
7b342a8d 408/* Used by CM_L3INIT_CLKSTCTRL */
56ef28ac 409#define OMAP4430_CLKACTIVITY_UTMI_P3_GFCLK_SHIFT 30
568997cf 410#define OMAP4430_CLKACTIVITY_UTMI_P3_GFCLK_MASK (1 << 30)
dd708413 411
7b342a8d 412/* Used by CM_L3INIT_CLKSTCTRL */
56ef28ac 413#define OMAP4430_CLKACTIVITY_UTMI_ROOT_GFCLK_SHIFT 25
568997cf 414#define OMAP4430_CLKACTIVITY_UTMI_ROOT_GFCLK_MASK (1 << 25)
dd708413
RN
415
416/* Used by CM_WKUP_CLKSTCTRL */
56ef28ac 417#define OMAP4430_CLKACTIVITY_WKUP_32K_GFCLK_SHIFT 11
568997cf 418#define OMAP4430_CLKACTIVITY_WKUP_32K_GFCLK_MASK (1 << 11)
dd708413 419
6b54b499
RN
420/* Used by CM_WKUP_CLKSTCTRL */
421#define OMAP4460_CLKACTIVITY_WKUP_TS_GFCLK_SHIFT 13
422#define OMAP4460_CLKACTIVITY_WKUP_TS_GFCLK_MASK (1 << 13)
423
dd708413 424/*
568997cf
RN
425 * Used by CM1_ABE_TIMER5_CLKCTRL, CM1_ABE_TIMER6_CLKCTRL,
426 * CM1_ABE_TIMER7_CLKCTRL, CM1_ABE_TIMER8_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL,
427 * CM_L3INIT_MMC2_CLKCTRL, CM_L3INIT_MMC6_CLKCTRL, CM_L4PER_DMTIMER10_CLKCTRL,
dd708413
RN
428 * CM_L4PER_DMTIMER11_CLKCTRL, CM_L4PER_DMTIMER2_CLKCTRL,
429 * CM_L4PER_DMTIMER3_CLKCTRL, CM_L4PER_DMTIMER4_CLKCTRL,
430 * CM_L4PER_DMTIMER9_CLKCTRL, CM_L4PER_MCASP2_CLKCTRL, CM_L4PER_MCASP3_CLKCTRL,
568997cf 431 * CM_WKUP_TIMER1_CLKCTRL
dd708413 432 */
56ef28ac 433#define OMAP4430_CLKSEL_SHIFT 24
568997cf 434#define OMAP4430_CLKSEL_MASK (1 << 24)
dd708413
RN
435
436/*
437 * Renamed from CLKSEL Used by CM_ABE_DSS_SYS_CLKSEL, CM_ABE_PLL_REF_CLKSEL,
7b342a8d 438 * CM_CLKSEL_DUCATI_ISS_ROOT, CM_CLKSEL_USB_60MHZ, CM_L4_WKUP_CLKSEL
dd708413 439 */
56ef28ac 440#define OMAP4430_CLKSEL_0_0_SHIFT 0
568997cf 441#define OMAP4430_CLKSEL_0_0_MASK (1 << 0)
dd708413
RN
442
443/* Renamed from CLKSEL Used by CM_BYPCLK_DPLL_IVA, CM_BYPCLK_DPLL_MPU */
56ef28ac 444#define OMAP4430_CLKSEL_0_1_SHIFT 0
568997cf 445#define OMAP4430_CLKSEL_0_1_MASK (0x3 << 0)
dd708413
RN
446
447/* Renamed from CLKSEL Used by CM_L3INIT_HSI_CLKCTRL */
56ef28ac 448#define OMAP4430_CLKSEL_24_25_SHIFT 24
568997cf 449#define OMAP4430_CLKSEL_24_25_MASK (0x3 << 24)
dd708413
RN
450
451/* Used by CM_L3INIT_USB_OTG_CLKCTRL */
56ef28ac 452#define OMAP4430_CLKSEL_60M_SHIFT 24
568997cf 453#define OMAP4430_CLKSEL_60M_MASK (1 << 24)
dd708413 454
6b54b499
RN
455/* Used by CM_MPU_MPU_CLKCTRL */
456#define OMAP4460_CLKSEL_ABE_DIV_MODE_SHIFT 25
457#define OMAP4460_CLKSEL_ABE_DIV_MODE_MASK (1 << 25)
458
dd708413 459/* Used by CM1_ABE_AESS_CLKCTRL */
56ef28ac 460#define OMAP4430_CLKSEL_AESS_FCLK_SHIFT 24
568997cf 461#define OMAP4430_CLKSEL_AESS_FCLK_MASK (1 << 24)
dd708413 462
7b342a8d 463/* Used by CM_CLKSEL_CORE */
56ef28ac 464#define OMAP4430_CLKSEL_CORE_SHIFT 0
568997cf 465#define OMAP4430_CLKSEL_CORE_MASK (1 << 0)
dd708413 466
7b342a8d 467/* Renamed from CLKSEL_CORE Used by CM_SHADOW_FREQ_CONFIG2 */
56ef28ac 468#define OMAP4430_CLKSEL_CORE_1_1_SHIFT 1
568997cf 469#define OMAP4430_CLKSEL_CORE_1_1_MASK (1 << 1)
dd708413
RN
470
471/* Used by CM_WKUP_USIM_CLKCTRL */
56ef28ac 472#define OMAP4430_CLKSEL_DIV_SHIFT 24
568997cf 473#define OMAP4430_CLKSEL_DIV_MASK (1 << 24)
dd708413 474
6b54b499
RN
475/* Used by CM_MPU_MPU_CLKCTRL */
476#define OMAP4460_CLKSEL_EMIF_DIV_MODE_SHIFT 24
477#define OMAP4460_CLKSEL_EMIF_DIV_MODE_MASK (1 << 24)
478
dd708413 479/* Used by CM_CAM_FDIF_CLKCTRL */
56ef28ac 480#define OMAP4430_CLKSEL_FCLK_SHIFT 24
568997cf 481#define OMAP4430_CLKSEL_FCLK_MASK (0x3 << 24)
dd708413
RN
482
483/* Used by CM_L4PER_MCBSP4_CLKCTRL */
56ef28ac 484#define OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT 25
568997cf 485#define OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK (1 << 25)
dd708413
RN
486
487/*
488 * Renamed from CLKSEL_INTERNAL_SOURCE Used by CM1_ABE_DMIC_CLKCTRL,
489 * CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL, CM1_ABE_MCBSP2_CLKCTRL,
490 * CM1_ABE_MCBSP3_CLKCTRL
491 */
56ef28ac 492#define OMAP4430_CLKSEL_INTERNAL_SOURCE_CM1_ABE_DMIC_SHIFT 26
568997cf 493#define OMAP4430_CLKSEL_INTERNAL_SOURCE_CM1_ABE_DMIC_MASK (0x3 << 26)
dd708413 494
7b342a8d 495/* Used by CM_CLKSEL_CORE */
56ef28ac 496#define OMAP4430_CLKSEL_L3_SHIFT 4
568997cf 497#define OMAP4430_CLKSEL_L3_MASK (1 << 4)
dd708413 498
7b342a8d 499/* Renamed from CLKSEL_L3 Used by CM_SHADOW_FREQ_CONFIG2 */
56ef28ac 500#define OMAP4430_CLKSEL_L3_SHADOW_SHIFT 2
568997cf 501#define OMAP4430_CLKSEL_L3_SHADOW_MASK (1 << 2)
dd708413 502
7b342a8d 503/* Used by CM_CLKSEL_CORE */
56ef28ac 504#define OMAP4430_CLKSEL_L4_SHIFT 8
568997cf 505#define OMAP4430_CLKSEL_L4_MASK (1 << 8)
dd708413
RN
506
507/* Used by CM_CLKSEL_ABE */
56ef28ac 508#define OMAP4430_CLKSEL_OPP_SHIFT 0
568997cf 509#define OMAP4430_CLKSEL_OPP_MASK (0x3 << 0)
dd708413
RN
510
511/* Used by CM_EMU_DEBUGSS_CLKCTRL */
56ef28ac 512#define OMAP4430_CLKSEL_PMD_STM_CLK_SHIFT 27
568997cf 513#define OMAP4430_CLKSEL_PMD_STM_CLK_MASK (0x7 << 27)
dd708413
RN
514
515/* Used by CM_EMU_DEBUGSS_CLKCTRL */
56ef28ac 516#define OMAP4430_CLKSEL_PMD_TRACE_CLK_SHIFT 24
568997cf 517#define OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK (0x7 << 24)
dd708413
RN
518
519/* Used by CM_GFX_GFX_CLKCTRL */
56ef28ac 520#define OMAP4430_CLKSEL_SGX_FCLK_SHIFT 24
568997cf 521#define OMAP4430_CLKSEL_SGX_FCLK_MASK (1 << 24)
dd708413
RN
522
523/*
524 * Used by CM1_ABE_DMIC_CLKCTRL, CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL,
525 * CM1_ABE_MCBSP2_CLKCTRL, CM1_ABE_MCBSP3_CLKCTRL
526 */
56ef28ac 527#define OMAP4430_CLKSEL_SOURCE_SHIFT 24
568997cf 528#define OMAP4430_CLKSEL_SOURCE_MASK (0x3 << 24)
dd708413
RN
529
530/* Renamed from CLKSEL_SOURCE Used by CM_L4PER_MCBSP4_CLKCTRL */
56ef28ac 531#define OMAP4430_CLKSEL_SOURCE_24_24_SHIFT 24
568997cf 532#define OMAP4430_CLKSEL_SOURCE_24_24_MASK (1 << 24)
dd708413 533
7b342a8d 534/* Used by CM_L3INIT_USB_HOST_CLKCTRL */
56ef28ac 535#define OMAP4430_CLKSEL_UTMI_P1_SHIFT 24
568997cf 536#define OMAP4430_CLKSEL_UTMI_P1_MASK (1 << 24)
dd708413 537
7b342a8d 538/* Used by CM_L3INIT_USB_HOST_CLKCTRL */
56ef28ac 539#define OMAP4430_CLKSEL_UTMI_P2_SHIFT 25
568997cf 540#define OMAP4430_CLKSEL_UTMI_P2_MASK (1 << 25)
dd708413
RN
541
542/*
568997cf
RN
543 * Used by CM1_ABE_CLKSTCTRL, CM_ALWON_CLKSTCTRL, CM_CAM_CLKSTCTRL,
544 * CM_CEFUSE_CLKSTCTRL, CM_D2D_CLKSTCTRL, CM_DSS_CLKSTCTRL,
545 * CM_DUCATI_CLKSTCTRL, CM_EMU_CLKSTCTRL, CM_GFX_CLKSTCTRL, CM_IVAHD_CLKSTCTRL,
7b342a8d
BC
546 * CM_L3INIT_CLKSTCTRL, CM_L3INSTR_CLKSTCTRL, CM_L3_1_CLKSTCTRL,
547 * CM_L3_2_CLKSTCTRL, CM_L4CFG_CLKSTCTRL, CM_L4PER_CLKSTCTRL,
548 * CM_L4SEC_CLKSTCTRL, CM_MEMIF_CLKSTCTRL, CM_MPU_CLKSTCTRL, CM_SDMA_CLKSTCTRL,
549 * CM_TESLA_CLKSTCTRL, CM_WKUP_CLKSTCTRL
dd708413 550 */
56ef28ac 551#define OMAP4430_CLKTRCTRL_SHIFT 0
568997cf 552#define OMAP4430_CLKTRCTRL_MASK (0x3 << 0)
dd708413
RN
553
554/* Used by CM_EMU_OVERRIDE_DPLL_CORE */
56ef28ac 555#define OMAP4430_CORE_DPLL_EMU_DIV_SHIFT 0
568997cf 556#define OMAP4430_CORE_DPLL_EMU_DIV_MASK (0x7f << 0)
dd708413
RN
557
558/* Used by CM_EMU_OVERRIDE_DPLL_CORE */
56ef28ac 559#define OMAP4430_CORE_DPLL_EMU_MULT_SHIFT 8
568997cf
RN
560#define OMAP4430_CORE_DPLL_EMU_MULT_MASK (0x7ff << 8)
561
562/* Used by REVISION_CM1, REVISION_CM2 */
563#define OMAP4430_CUSTOM_SHIFT 6
564#define OMAP4430_CUSTOM_MASK (0x3 << 6)
dd708413 565
7b342a8d 566/* Used by CM_L3_2_DYNAMICDEP, CM_L4CFG_DYNAMICDEP */
56ef28ac 567#define OMAP4430_D2D_DYNDEP_SHIFT 18
568997cf 568#define OMAP4430_D2D_DYNDEP_MASK (1 << 18)
dd708413
RN
569
570/* Used by CM_MPU_STATICDEP */
56ef28ac 571#define OMAP4430_D2D_STATDEP_SHIFT 18
568997cf 572#define OMAP4430_D2D_STATDEP_MASK (1 << 18)
dd708413 573
6b54b499
RN
574/* Used by CM_CLKSEL_DPLL_MPU */
575#define OMAP4460_DCC_COUNT_MAX_SHIFT 24
576#define OMAP4460_DCC_COUNT_MAX_MASK (0xff << 24)
577
578/* Used by CM_CLKSEL_DPLL_MPU */
579#define OMAP4460_DCC_EN_SHIFT 22
580#define OMAP4460_DCC_EN_MASK (1 << 22)
581
dd708413 582/*
568997cf 583 * Used by CM_SSC_DELTAMSTEP_DPLL_ABE, CM_SSC_DELTAMSTEP_DPLL_CORE,
7b342a8d
BC
584 * CM_SSC_DELTAMSTEP_DPLL_DDRPHY, CM_SSC_DELTAMSTEP_DPLL_IVA,
585 * CM_SSC_DELTAMSTEP_DPLL_MPU, CM_SSC_DELTAMSTEP_DPLL_PER,
586 * CM_SSC_DELTAMSTEP_DPLL_UNIPRO, CM_SSC_DELTAMSTEP_DPLL_USB
dd708413 587 */
56ef28ac 588#define OMAP4430_DELTAMSTEP_SHIFT 0
568997cf 589#define OMAP4430_DELTAMSTEP_MASK (0xfffff << 0)
dd708413 590
6b54b499
RN
591/* Renamed from DELTAMSTEP Used by CM_SSC_DELTAMSTEP_DPLL_USB */
592#define OMAP4460_DELTAMSTEP_0_20_SHIFT 0
593#define OMAP4460_DELTAMSTEP_0_20_MASK (0x1fffff << 0)
594
7b342a8d
BC
595/* Used by CM_DLL_CTRL */
596#define OMAP4430_DLL_OVERRIDE_SHIFT 0
597#define OMAP4430_DLL_OVERRIDE_MASK (1 << 0)
dd708413 598
7b342a8d
BC
599/* Renamed from DLL_OVERRIDE Used by CM_SHADOW_FREQ_CONFIG1 */
600#define OMAP4430_DLL_OVERRIDE_2_2_SHIFT 2
601#define OMAP4430_DLL_OVERRIDE_2_2_MASK (1 << 2)
dd708413 602
7b342a8d 603/* Used by CM_SHADOW_FREQ_CONFIG1 */
56ef28ac 604#define OMAP4430_DLL_RESET_SHIFT 3
568997cf 605#define OMAP4430_DLL_RESET_MASK (1 << 3)
dd708413
RN
606
607/*
7b342a8d
BC
608 * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE, CM_CLKSEL_DPLL_DDRPHY,
609 * CM_CLKSEL_DPLL_IVA, CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER,
610 * CM_CLKSEL_DPLL_UNIPRO, CM_CLKSEL_DPLL_USB
dd708413 611 */
56ef28ac 612#define OMAP4430_DPLL_BYP_CLKSEL_SHIFT 23
568997cf 613#define OMAP4430_DPLL_BYP_CLKSEL_MASK (1 << 23)
dd708413
RN
614
615/* Used by CM_CLKDCOLDO_DPLL_USB */
56ef28ac 616#define OMAP4430_DPLL_CLKDCOLDO_GATE_CTRL_SHIFT 8
568997cf 617#define OMAP4430_DPLL_CLKDCOLDO_GATE_CTRL_MASK (1 << 8)
dd708413 618
7b342a8d 619/* Used by CM_CLKSEL_DPLL_CORE */
56ef28ac 620#define OMAP4430_DPLL_CLKOUTHIF_CLKSEL_SHIFT 20
568997cf 621#define OMAP4430_DPLL_CLKOUTHIF_CLKSEL_MASK (1 << 20)
dd708413 622
7b342a8d 623/* Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE, CM_DIV_M3_DPLL_PER */
56ef28ac 624#define OMAP4430_DPLL_CLKOUTHIF_DIV_SHIFT 0
568997cf 625#define OMAP4430_DPLL_CLKOUTHIF_DIV_MASK (0x1f << 0)
dd708413 626
7b342a8d 627/* Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE, CM_DIV_M3_DPLL_PER */
56ef28ac 628#define OMAP4430_DPLL_CLKOUTHIF_DIVCHACK_SHIFT 5
568997cf 629#define OMAP4430_DPLL_CLKOUTHIF_DIVCHACK_MASK (1 << 5)
dd708413 630
7b342a8d 631/* Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE, CM_DIV_M3_DPLL_PER */
56ef28ac 632#define OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT 8
568997cf 633#define OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_MASK (1 << 8)
dd708413 634
568997cf 635/* Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO */
56ef28ac 636#define OMAP4430_DPLL_CLKOUTX2_GATE_CTRL_SHIFT 10
568997cf 637#define OMAP4430_DPLL_CLKOUTX2_GATE_CTRL_MASK (1 << 10)
dd708413
RN
638
639/*
7b342a8d
BC
640 * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE, CM_DIV_M2_DPLL_DDRPHY,
641 * CM_DIV_M2_DPLL_MPU, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO
dd708413 642 */
56ef28ac 643#define OMAP4430_DPLL_CLKOUT_DIV_SHIFT 0
568997cf 644#define OMAP4430_DPLL_CLKOUT_DIV_MASK (0x1f << 0)
dd708413
RN
645
646/* Renamed from DPLL_CLKOUT_DIV Used by CM_DIV_M2_DPLL_USB */
56ef28ac 647#define OMAP4430_DPLL_CLKOUT_DIV_0_6_SHIFT 0
568997cf 648#define OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK (0x7f << 0)
dd708413
RN
649
650/*
7b342a8d
BC
651 * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE, CM_DIV_M2_DPLL_DDRPHY,
652 * CM_DIV_M2_DPLL_MPU, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO
dd708413 653 */
56ef28ac 654#define OMAP4430_DPLL_CLKOUT_DIVCHACK_SHIFT 5
568997cf 655#define OMAP4430_DPLL_CLKOUT_DIVCHACK_MASK (1 << 5)
dd708413
RN
656
657/* Renamed from DPLL_CLKOUT_DIVCHACK Used by CM_DIV_M2_DPLL_USB */
56ef28ac 658#define OMAP4430_DPLL_CLKOUT_DIVCHACK_M2_USB_SHIFT 7
568997cf 659#define OMAP4430_DPLL_CLKOUT_DIVCHACK_M2_USB_MASK (1 << 7)
dd708413
RN
660
661/*
7b342a8d
BC
662 * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE, CM_DIV_M2_DPLL_DDRPHY,
663 * CM_DIV_M2_DPLL_MPU, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_USB
dd708413 664 */
56ef28ac 665#define OMAP4430_DPLL_CLKOUT_GATE_CTRL_SHIFT 8
568997cf 666#define OMAP4430_DPLL_CLKOUT_GATE_CTRL_MASK (1 << 8)
dd708413 667
7b342a8d 668/* Used by CM_SHADOW_FREQ_CONFIG1 */
56ef28ac 669#define OMAP4430_DPLL_CORE_DPLL_EN_SHIFT 8
568997cf 670#define OMAP4430_DPLL_CORE_DPLL_EN_MASK (0x7 << 8)
dd708413 671
7b342a8d 672/* Used by CM_SHADOW_FREQ_CONFIG1 */
56ef28ac 673#define OMAP4430_DPLL_CORE_M2_DIV_SHIFT 11
568997cf 674#define OMAP4430_DPLL_CORE_M2_DIV_MASK (0x1f << 11)
dd708413 675
7b342a8d 676/* Used by CM_SHADOW_FREQ_CONFIG2 */
56ef28ac 677#define OMAP4430_DPLL_CORE_M5_DIV_SHIFT 3
568997cf 678#define OMAP4430_DPLL_CORE_M5_DIV_MASK (0x1f << 3)
dd708413
RN
679
680/*
7b342a8d
BC
681 * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE, CM_CLKSEL_DPLL_DDRPHY,
682 * CM_CLKSEL_DPLL_IVA, CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER,
683 * CM_CLKSEL_DPLL_UNIPRO
dd708413 684 */
56ef28ac 685#define OMAP4430_DPLL_DIV_SHIFT 0
568997cf 686#define OMAP4430_DPLL_DIV_MASK (0x7f << 0)
dd708413
RN
687
688/* Renamed from DPLL_DIV Used by CM_CLKSEL_DPLL_USB */
56ef28ac 689#define OMAP4430_DPLL_DIV_0_7_SHIFT 0
568997cf 690#define OMAP4430_DPLL_DIV_0_7_MASK (0xff << 0)
dd708413
RN
691
692/*
7b342a8d
BC
693 * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDRPHY,
694 * CM_CLKMODE_DPLL_IVA, CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER
dd708413 695 */
56ef28ac 696#define OMAP4430_DPLL_DRIFTGUARD_EN_SHIFT 8
568997cf 697#define OMAP4430_DPLL_DRIFTGUARD_EN_MASK (1 << 8)
dd708413
RN
698
699/* Renamed from DPLL_DRIFTGUARD_EN Used by CM_CLKMODE_DPLL_UNIPRO */
56ef28ac 700#define OMAP4430_DPLL_DRIFTGUARD_EN_3_3_SHIFT 3
568997cf 701#define OMAP4430_DPLL_DRIFTGUARD_EN_3_3_MASK (1 << 3)
dd708413
RN
702
703/*
7b342a8d
BC
704 * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDRPHY,
705 * CM_CLKMODE_DPLL_IVA, CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER,
706 * CM_CLKMODE_DPLL_UNIPRO, CM_CLKMODE_DPLL_USB
dd708413 707 */
56ef28ac 708#define OMAP4430_DPLL_EN_SHIFT 0
568997cf 709#define OMAP4430_DPLL_EN_MASK (0x7 << 0)
dd708413
RN
710
711/*
7b342a8d
BC
712 * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDRPHY,
713 * CM_CLKMODE_DPLL_IVA, CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER,
714 * CM_CLKMODE_DPLL_UNIPRO
dd708413 715 */
56ef28ac 716#define OMAP4430_DPLL_LPMODE_EN_SHIFT 10
568997cf 717#define OMAP4430_DPLL_LPMODE_EN_MASK (1 << 10)
dd708413
RN
718
719/*
7b342a8d
BC
720 * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE, CM_CLKSEL_DPLL_DDRPHY,
721 * CM_CLKSEL_DPLL_IVA, CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER,
722 * CM_CLKSEL_DPLL_UNIPRO
dd708413 723 */
56ef28ac 724#define OMAP4430_DPLL_MULT_SHIFT 8
568997cf 725#define OMAP4430_DPLL_MULT_MASK (0x7ff << 8)
dd708413
RN
726
727/* Renamed from DPLL_MULT Used by CM_CLKSEL_DPLL_USB */
56ef28ac 728#define OMAP4430_DPLL_MULT_USB_SHIFT 8
568997cf 729#define OMAP4430_DPLL_MULT_USB_MASK (0xfff << 8)
dd708413
RN
730
731/*
7b342a8d
BC
732 * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDRPHY,
733 * CM_CLKMODE_DPLL_IVA, CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER,
734 * CM_CLKMODE_DPLL_UNIPRO
dd708413 735 */
56ef28ac 736#define OMAP4430_DPLL_REGM4XEN_SHIFT 11
568997cf 737#define OMAP4430_DPLL_REGM4XEN_MASK (1 << 11)
dd708413
RN
738
739/* Used by CM_CLKSEL_DPLL_USB */
56ef28ac 740#define OMAP4430_DPLL_SD_DIV_SHIFT 24
568997cf 741#define OMAP4430_DPLL_SD_DIV_MASK (0xff << 24)
dd708413
RN
742
743/*
7b342a8d
BC
744 * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDRPHY,
745 * CM_CLKMODE_DPLL_IVA, CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER,
746 * CM_CLKMODE_DPLL_UNIPRO, CM_CLKMODE_DPLL_USB
dd708413 747 */
56ef28ac 748#define OMAP4430_DPLL_SSC_ACK_SHIFT 13
568997cf 749#define OMAP4430_DPLL_SSC_ACK_MASK (1 << 13)
dd708413
RN
750
751/*
7b342a8d
BC
752 * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDRPHY,
753 * CM_CLKMODE_DPLL_IVA, CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER,
754 * CM_CLKMODE_DPLL_UNIPRO, CM_CLKMODE_DPLL_USB
dd708413 755 */
56ef28ac 756#define OMAP4430_DPLL_SSC_DOWNSPREAD_SHIFT 14
568997cf 757#define OMAP4430_DPLL_SSC_DOWNSPREAD_MASK (1 << 14)
dd708413
RN
758
759/*
7b342a8d
BC
760 * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDRPHY,
761 * CM_CLKMODE_DPLL_IVA, CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER,
762 * CM_CLKMODE_DPLL_UNIPRO, CM_CLKMODE_DPLL_USB
dd708413 763 */
56ef28ac 764#define OMAP4430_DPLL_SSC_EN_SHIFT 12
568997cf 765#define OMAP4430_DPLL_SSC_EN_MASK (1 << 12)
dd708413 766
7b342a8d 767/* Used by CM_L3_2_DYNAMICDEP, CM_L4CFG_DYNAMICDEP, CM_L4PER_DYNAMICDEP */
56ef28ac 768#define OMAP4430_DSS_DYNDEP_SHIFT 8
568997cf 769#define OMAP4430_DSS_DYNDEP_MASK (1 << 8)
dd708413 770
7b342a8d 771/* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP */
56ef28ac 772#define OMAP4430_DSS_STATDEP_SHIFT 8
568997cf 773#define OMAP4430_DSS_STATDEP_MASK (1 << 8)
dd708413 774
7b342a8d 775/* Used by CM_L3_2_DYNAMICDEP */
56ef28ac 776#define OMAP4430_DUCATI_DYNDEP_SHIFT 0
568997cf 777#define OMAP4430_DUCATI_DYNDEP_MASK (1 << 0)
dd708413 778
7b342a8d 779/* Used by CM_MPU_STATICDEP, CM_SDMA_STATICDEP */
56ef28ac 780#define OMAP4430_DUCATI_STATDEP_SHIFT 0
568997cf 781#define OMAP4430_DUCATI_STATDEP_MASK (1 << 0)
dd708413 782
7b342a8d 783/* Used by CM_SHADOW_FREQ_CONFIG1 */
56ef28ac 784#define OMAP4430_FREQ_UPDATE_SHIFT 0
568997cf
RN
785#define OMAP4430_FREQ_UPDATE_MASK (1 << 0)
786
787/* Used by REVISION_CM1, REVISION_CM2 */
788#define OMAP4430_FUNC_SHIFT 16
789#define OMAP4430_FUNC_MASK (0xfff << 16)
dd708413 790
7b342a8d 791/* Used by CM_L3_2_DYNAMICDEP */
56ef28ac 792#define OMAP4430_GFX_DYNDEP_SHIFT 10
568997cf 793#define OMAP4430_GFX_DYNDEP_MASK (1 << 10)
dd708413
RN
794
795/* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP */
56ef28ac 796#define OMAP4430_GFX_STATDEP_SHIFT 10
568997cf 797#define OMAP4430_GFX_STATDEP_MASK (1 << 10)
dd708413 798
7b342a8d 799/* Used by CM_SHADOW_FREQ_CONFIG2 */
56ef28ac 800#define OMAP4430_GPMC_FREQ_UPDATE_SHIFT 0
568997cf 801#define OMAP4430_GPMC_FREQ_UPDATE_MASK (1 << 0)
dd708413
RN
802
803/*
7b342a8d
BC
804 * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA,
805 * CM_DIV_M4_DPLL_PER
dd708413 806 */
56ef28ac 807#define OMAP4430_HSDIVIDER_CLKOUT1_DIV_SHIFT 0
568997cf 808#define OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK (0x1f << 0)
dd708413
RN
809
810/*
7b342a8d
BC
811 * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA,
812 * CM_DIV_M4_DPLL_PER
dd708413 813 */
56ef28ac 814#define OMAP4430_HSDIVIDER_CLKOUT1_DIVCHACK_SHIFT 5
568997cf 815#define OMAP4430_HSDIVIDER_CLKOUT1_DIVCHACK_MASK (1 << 5)
dd708413
RN
816
817/*
7b342a8d
BC
818 * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA,
819 * CM_DIV_M4_DPLL_PER
dd708413 820 */
56ef28ac 821#define OMAP4430_HSDIVIDER_CLKOUT1_GATE_CTRL_SHIFT 8
568997cf 822#define OMAP4430_HSDIVIDER_CLKOUT1_GATE_CTRL_MASK (1 << 8)
dd708413
RN
823
824/*
7b342a8d
BC
825 * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA,
826 * CM_DIV_M4_DPLL_PER
dd708413 827 */
56ef28ac 828#define OMAP4430_HSDIVIDER_CLKOUT1_PWDN_SHIFT 12
568997cf 829#define OMAP4430_HSDIVIDER_CLKOUT1_PWDN_MASK (1 << 12)
dd708413
RN
830
831/*
7b342a8d
BC
832 * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA,
833 * CM_DIV_M5_DPLL_PER
dd708413 834 */
56ef28ac 835#define OMAP4430_HSDIVIDER_CLKOUT2_DIV_SHIFT 0
568997cf 836#define OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK (0x1f << 0)
dd708413
RN
837
838/*
7b342a8d
BC
839 * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA,
840 * CM_DIV_M5_DPLL_PER
dd708413 841 */
56ef28ac 842#define OMAP4430_HSDIVIDER_CLKOUT2_DIVCHACK_SHIFT 5
568997cf 843#define OMAP4430_HSDIVIDER_CLKOUT2_DIVCHACK_MASK (1 << 5)
dd708413
RN
844
845/*
7b342a8d
BC
846 * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA,
847 * CM_DIV_M5_DPLL_PER
dd708413 848 */
56ef28ac 849#define OMAP4430_HSDIVIDER_CLKOUT2_GATE_CTRL_SHIFT 8
568997cf 850#define OMAP4430_HSDIVIDER_CLKOUT2_GATE_CTRL_MASK (1 << 8)
dd708413
RN
851
852/*
7b342a8d
BC
853 * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA,
854 * CM_DIV_M5_DPLL_PER
dd708413 855 */
56ef28ac 856#define OMAP4430_HSDIVIDER_CLKOUT2_PWDN_SHIFT 12
568997cf 857#define OMAP4430_HSDIVIDER_CLKOUT2_PWDN_MASK (1 << 12)
dd708413 858
7b342a8d 859/* Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER */
56ef28ac 860#define OMAP4430_HSDIVIDER_CLKOUT3_DIV_SHIFT 0
568997cf 861#define OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK (0x1f << 0)
dd708413 862
7b342a8d 863/* Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER */
56ef28ac 864#define OMAP4430_HSDIVIDER_CLKOUT3_DIVCHACK_SHIFT 5
568997cf 865#define OMAP4430_HSDIVIDER_CLKOUT3_DIVCHACK_MASK (1 << 5)
dd708413 866
7b342a8d 867/* Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER */
56ef28ac 868#define OMAP4430_HSDIVIDER_CLKOUT3_GATE_CTRL_SHIFT 8
568997cf 869#define OMAP4430_HSDIVIDER_CLKOUT3_GATE_CTRL_MASK (1 << 8)
dd708413 870
7b342a8d 871/* Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER */
56ef28ac 872#define OMAP4430_HSDIVIDER_CLKOUT3_PWDN_SHIFT 12
568997cf 873#define OMAP4430_HSDIVIDER_CLKOUT3_PWDN_MASK (1 << 12)
dd708413 874
7b342a8d 875/* Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_PER */
56ef28ac 876#define OMAP4430_HSDIVIDER_CLKOUT4_DIV_SHIFT 0
568997cf 877#define OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK (0x1f << 0)
dd708413 878
7b342a8d 879/* Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_PER */
56ef28ac 880#define OMAP4430_HSDIVIDER_CLKOUT4_DIVCHACK_SHIFT 5
568997cf 881#define OMAP4430_HSDIVIDER_CLKOUT4_DIVCHACK_MASK (1 << 5)
dd708413 882
7b342a8d 883/* Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_PER */
56ef28ac 884#define OMAP4430_HSDIVIDER_CLKOUT4_GATE_CTRL_SHIFT 8
568997cf 885#define OMAP4430_HSDIVIDER_CLKOUT4_GATE_CTRL_MASK (1 << 8)
dd708413 886
7b342a8d 887/* Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_PER */
56ef28ac 888#define OMAP4430_HSDIVIDER_CLKOUT4_PWDN_SHIFT 12
568997cf
RN
889#define OMAP4430_HSDIVIDER_CLKOUT4_PWDN_MASK (1 << 12)
890
891/*
892 * Used by CM1_ABE_AESS_CLKCTRL, CM1_ABE_DMIC_CLKCTRL, CM1_ABE_L4ABE_CLKCTRL,
893 * CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL, CM1_ABE_MCBSP2_CLKCTRL,
894 * CM1_ABE_MCBSP3_CLKCTRL, CM1_ABE_PDM_CLKCTRL, CM1_ABE_SLIMBUS_CLKCTRL,
895 * CM1_ABE_TIMER5_CLKCTRL, CM1_ABE_TIMER6_CLKCTRL, CM1_ABE_TIMER7_CLKCTRL,
896 * CM1_ABE_TIMER8_CLKCTRL, CM1_ABE_WDT3_CLKCTRL, CM_ALWON_MDMINTC_CLKCTRL,
897 * CM_ALWON_SR_CORE_CLKCTRL, CM_ALWON_SR_IVA_CLKCTRL, CM_ALWON_SR_MPU_CLKCTRL,
898 * CM_CAM_FDIF_CLKCTRL, CM_CAM_ISS_CLKCTRL, CM_CEFUSE_CEFUSE_CLKCTRL,
7b342a8d 899 * CM_CM1_PROFILING_CLKCTRL, CM_CM2_PROFILING_CLKCTRL,
568997cf
RN
900 * CM_D2D_MODEM_ICR_CLKCTRL, CM_D2D_SAD2D_CLKCTRL, CM_D2D_SAD2D_FW_CLKCTRL,
901 * CM_DSS_DEISS_CLKCTRL, CM_DSS_DSS_CLKCTRL, CM_DUCATI_DUCATI_CLKCTRL,
902 * CM_EMU_DEBUGSS_CLKCTRL, CM_GFX_GFX_CLKCTRL, CM_IVAHD_IVAHD_CLKCTRL,
903 * CM_IVAHD_SL2_CLKCTRL, CM_L3INIT_CCPTX_CLKCTRL, CM_L3INIT_EMAC_CLKCTRL,
dd708413
RN
904 * CM_L3INIT_HSI_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL, CM_L3INIT_MMC2_CLKCTRL,
905 * CM_L3INIT_MMC6_CLKCTRL, CM_L3INIT_P1500_CLKCTRL, CM_L3INIT_PCIESS_CLKCTRL,
906 * CM_L3INIT_SATA_CLKCTRL, CM_L3INIT_TPPSS_CLKCTRL, CM_L3INIT_UNIPRO1_CLKCTRL,
907 * CM_L3INIT_USBPHYOCP2SCP_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL,
7b342a8d
BC
908 * CM_L3INIT_USB_HOST_FS_CLKCTRL, CM_L3INIT_USB_OTG_CLKCTRL,
909 * CM_L3INIT_USB_TLL_CLKCTRL, CM_L3INIT_XHPI_CLKCTRL, CM_L3INSTR_L3_3_CLKCTRL,
910 * CM_L3INSTR_L3_INSTR_CLKCTRL, CM_L3INSTR_OCP_WP1_CLKCTRL,
568997cf
RN
911 * CM_L3_1_L3_1_CLKCTRL, CM_L3_2_GPMC_CLKCTRL, CM_L3_2_L3_2_CLKCTRL,
912 * CM_L3_2_OCMC_RAM_CLKCTRL, CM_L4CFG_HW_SEM_CLKCTRL, CM_L4CFG_L4_CFG_CLKCTRL,
913 * CM_L4CFG_MAILBOX_CLKCTRL, CM_L4CFG_SAR_ROM_CLKCTRL, CM_L4PER_ADC_CLKCTRL,
914 * CM_L4PER_DMTIMER10_CLKCTRL, CM_L4PER_DMTIMER11_CLKCTRL,
915 * CM_L4PER_DMTIMER2_CLKCTRL, CM_L4PER_DMTIMER3_CLKCTRL,
916 * CM_L4PER_DMTIMER4_CLKCTRL, CM_L4PER_DMTIMER9_CLKCTRL, CM_L4PER_ELM_CLKCTRL,
7b342a8d
BC
917 * CM_L4PER_GPIO2_CLKCTRL, CM_L4PER_GPIO3_CLKCTRL, CM_L4PER_GPIO4_CLKCTRL,
918 * CM_L4PER_GPIO5_CLKCTRL, CM_L4PER_GPIO6_CLKCTRL, CM_L4PER_HDQ1W_CLKCTRL,
919 * CM_L4PER_HECC1_CLKCTRL, CM_L4PER_HECC2_CLKCTRL, CM_L4PER_I2C1_CLKCTRL,
920 * CM_L4PER_I2C2_CLKCTRL, CM_L4PER_I2C3_CLKCTRL, CM_L4PER_I2C4_CLKCTRL,
921 * CM_L4PER_I2C5_CLKCTRL, CM_L4PER_L4PER_CLKCTRL, CM_L4PER_MCASP2_CLKCTRL,
922 * CM_L4PER_MCASP3_CLKCTRL, CM_L4PER_MCBSP4_CLKCTRL, CM_L4PER_MCSPI1_CLKCTRL,
923 * CM_L4PER_MCSPI2_CLKCTRL, CM_L4PER_MCSPI3_CLKCTRL, CM_L4PER_MCSPI4_CLKCTRL,
924 * CM_L4PER_MGATE_CLKCTRL, CM_L4PER_MMCSD3_CLKCTRL, CM_L4PER_MMCSD4_CLKCTRL,
925 * CM_L4PER_MMCSD5_CLKCTRL, CM_L4PER_MSPROHG_CLKCTRL,
568997cf
RN
926 * CM_L4PER_SLIMBUS2_CLKCTRL, CM_L4PER_UART1_CLKCTRL, CM_L4PER_UART2_CLKCTRL,
927 * CM_L4PER_UART3_CLKCTRL, CM_L4PER_UART4_CLKCTRL, CM_L4SEC_AES1_CLKCTRL,
928 * CM_L4SEC_AES2_CLKCTRL, CM_L4SEC_CRYPTODMA_CLKCTRL, CM_L4SEC_DES3DES_CLKCTRL,
929 * CM_L4SEC_PKAEIP29_CLKCTRL, CM_L4SEC_RNG_CLKCTRL, CM_L4SEC_SHA2MD51_CLKCTRL,
930 * CM_MEMIF_DMM_CLKCTRL, CM_MEMIF_EMIF_1_CLKCTRL, CM_MEMIF_EMIF_2_CLKCTRL,
931 * CM_MEMIF_EMIF_FW_CLKCTRL, CM_MEMIF_EMIF_H1_CLKCTRL,
932 * CM_MEMIF_EMIF_H2_CLKCTRL, CM_MPU_MPU_CLKCTRL, CM_SDMA_SDMA_CLKCTRL,
933 * CM_TESLA_TESLA_CLKCTRL, CM_WKUP_GPIO1_CLKCTRL, CM_WKUP_KEYBOARD_CLKCTRL,
934 * CM_WKUP_L4WKUP_CLKCTRL, CM_WKUP_RTC_CLKCTRL, CM_WKUP_SARRAM_CLKCTRL,
935 * CM_WKUP_SYNCTIMER_CLKCTRL, CM_WKUP_TIMER12_CLKCTRL, CM_WKUP_TIMER1_CLKCTRL,
936 * CM_WKUP_USIM_CLKCTRL, CM_WKUP_WDT1_CLKCTRL, CM_WKUP_WDT2_CLKCTRL
dd708413 937 */
56ef28ac 938#define OMAP4430_IDLEST_SHIFT 16
568997cf 939#define OMAP4430_IDLEST_MASK (0x3 << 16)
dd708413 940
7b342a8d 941/* Used by CM_DUCATI_DYNAMICDEP, CM_L3_2_DYNAMICDEP, CM_L4CFG_DYNAMICDEP */
56ef28ac 942#define OMAP4430_ISS_DYNDEP_SHIFT 9
568997cf 943#define OMAP4430_ISS_DYNDEP_MASK (1 << 9)
dd708413
RN
944
945/*
568997cf 946 * Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP,
7b342a8d 947 * CM_TESLA_STATICDEP
dd708413 948 */
56ef28ac 949#define OMAP4430_ISS_STATDEP_SHIFT 9
568997cf 950#define OMAP4430_ISS_STATDEP_MASK (1 << 9)
dd708413 951
7b342a8d 952/* Used by CM_L3_2_DYNAMICDEP, CM_TESLA_DYNAMICDEP */
56ef28ac 953#define OMAP4430_IVAHD_DYNDEP_SHIFT 2
568997cf 954#define OMAP4430_IVAHD_DYNDEP_MASK (1 << 2)
dd708413
RN
955
956/*
7b342a8d
BC
957 * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_DSS_STATICDEP,
958 * CM_DUCATI_STATICDEP, CM_GFX_STATICDEP, CM_L3INIT_STATICDEP,
959 * CM_MPU_STATICDEP, CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
dd708413 960 */
56ef28ac 961#define OMAP4430_IVAHD_STATDEP_SHIFT 2
568997cf 962#define OMAP4430_IVAHD_STATDEP_MASK (1 << 2)
dd708413 963
7b342a8d 964/* Used by CM_L3_2_DYNAMICDEP, CM_L4CFG_DYNAMICDEP, CM_L4PER_DYNAMICDEP */
56ef28ac 965#define OMAP4430_L3INIT_DYNDEP_SHIFT 7
568997cf 966#define OMAP4430_L3INIT_DYNDEP_MASK (1 << 7)
dd708413
RN
967
968/*
7b342a8d
BC
969 * Used by CM_D2D_STATICDEP, CM_DUCATI_STATICDEP, CM_MPU_STATICDEP,
970 * CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
dd708413 971 */
56ef28ac 972#define OMAP4430_L3INIT_STATDEP_SHIFT 7
568997cf 973#define OMAP4430_L3INIT_STATDEP_MASK (1 << 7)
dd708413
RN
974
975/*
568997cf 976 * Used by CM_DSS_DYNAMICDEP, CM_L3INIT_DYNAMICDEP, CM_L3_2_DYNAMICDEP,
7b342a8d 977 * CM_L4CFG_DYNAMICDEP, CM_MPU_DYNAMICDEP, CM_TESLA_DYNAMICDEP
dd708413 978 */
56ef28ac 979#define OMAP4430_L3_1_DYNDEP_SHIFT 5
568997cf 980#define OMAP4430_L3_1_DYNDEP_MASK (1 << 5)
dd708413
RN
981
982/*
7b342a8d
BC
983 * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_DSS_STATICDEP,
984 * CM_DUCATI_STATICDEP, CM_GFX_STATICDEP, CM_IVAHD_STATICDEP,
568997cf 985 * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
7b342a8d 986 * CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
dd708413 987 */
56ef28ac 988#define OMAP4430_L3_1_STATDEP_SHIFT 5
568997cf 989#define OMAP4430_L3_1_STATDEP_MASK (1 << 5)
dd708413
RN
990
991/*
7b342a8d
BC
992 * Used by CM_CAM_DYNAMICDEP, CM_D2D_DYNAMICDEP, CM_DUCATI_DYNAMICDEP,
993 * CM_EMU_DYNAMICDEP, CM_GFX_DYNAMICDEP, CM_IVAHD_DYNAMICDEP,
994 * CM_L3INIT_DYNAMICDEP, CM_L3_1_DYNAMICDEP, CM_L4CFG_DYNAMICDEP,
995 * CM_L4SEC_DYNAMICDEP, CM_SDMA_DYNAMICDEP
dd708413 996 */
56ef28ac 997#define OMAP4430_L3_2_DYNDEP_SHIFT 6
568997cf 998#define OMAP4430_L3_2_DYNDEP_MASK (1 << 6)
dd708413
RN
999
1000/*
7b342a8d
BC
1001 * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_DSS_STATICDEP,
1002 * CM_DUCATI_STATICDEP, CM_GFX_STATICDEP, CM_IVAHD_STATICDEP,
568997cf 1003 * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
7b342a8d 1004 * CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
dd708413 1005 */
56ef28ac 1006#define OMAP4430_L3_2_STATDEP_SHIFT 6
568997cf 1007#define OMAP4430_L3_2_STATDEP_MASK (1 << 6)
dd708413 1008
7b342a8d 1009/* Used by CM_L3_1_DYNAMICDEP */
56ef28ac 1010#define OMAP4430_L4CFG_DYNDEP_SHIFT 12
568997cf 1011#define OMAP4430_L4CFG_DYNDEP_MASK (1 << 12)
dd708413
RN
1012
1013/*
7b342a8d
BC
1014 * Used by CM_D2D_STATICDEP, CM_DUCATI_STATICDEP, CM_L3INIT_STATICDEP,
1015 * CM_MPU_STATICDEP, CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
dd708413 1016 */
56ef28ac 1017#define OMAP4430_L4CFG_STATDEP_SHIFT 12
568997cf 1018#define OMAP4430_L4CFG_STATDEP_MASK (1 << 12)
dd708413 1019
7b342a8d 1020/* Used by CM_L3_2_DYNAMICDEP */
56ef28ac 1021#define OMAP4430_L4PER_DYNDEP_SHIFT 13
568997cf 1022#define OMAP4430_L4PER_DYNDEP_MASK (1 << 13)
dd708413
RN
1023
1024/*
7b342a8d
BC
1025 * Used by CM_D2D_STATICDEP, CM_DUCATI_STATICDEP, CM_L3INIT_STATICDEP,
1026 * CM_L4SEC_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
dd708413 1027 */
56ef28ac 1028#define OMAP4430_L4PER_STATDEP_SHIFT 13
568997cf 1029#define OMAP4430_L4PER_STATDEP_MASK (1 << 13)
dd708413 1030
7b342a8d 1031/* Used by CM_L3_2_DYNAMICDEP, CM_L4PER_DYNAMICDEP */
56ef28ac 1032#define OMAP4430_L4SEC_DYNDEP_SHIFT 14
568997cf 1033#define OMAP4430_L4SEC_DYNDEP_MASK (1 << 14)
dd708413
RN
1034
1035/*
568997cf 1036 * Used by CM_DUCATI_STATICDEP, CM_L3INIT_STATICDEP, CM_MPU_STATICDEP,
7b342a8d 1037 * CM_SDMA_STATICDEP
dd708413 1038 */
56ef28ac 1039#define OMAP4430_L4SEC_STATDEP_SHIFT 14
568997cf 1040#define OMAP4430_L4SEC_STATDEP_MASK (1 << 14)
dd708413 1041
7b342a8d 1042/* Used by CM_L4CFG_DYNAMICDEP */
56ef28ac 1043#define OMAP4430_L4WKUP_DYNDEP_SHIFT 15
568997cf 1044#define OMAP4430_L4WKUP_DYNDEP_MASK (1 << 15)
dd708413
RN
1045
1046/*
568997cf 1047 * Used by CM_DUCATI_STATICDEP, CM_L3INIT_STATICDEP, CM_MPU_STATICDEP,
7b342a8d 1048 * CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
dd708413 1049 */
56ef28ac 1050#define OMAP4430_L4WKUP_STATDEP_SHIFT 15
568997cf 1051#define OMAP4430_L4WKUP_STATDEP_MASK (1 << 15)
dd708413
RN
1052
1053/*
7b342a8d
BC
1054 * Used by CM_D2D_DYNAMICDEP, CM_L3_1_DYNAMICDEP, CM_L4CFG_DYNAMICDEP,
1055 * CM_MPU_DYNAMICDEP
dd708413 1056 */
56ef28ac 1057#define OMAP4430_MEMIF_DYNDEP_SHIFT 4
568997cf 1058#define OMAP4430_MEMIF_DYNDEP_MASK (1 << 4)
dd708413
RN
1059
1060/*
7b342a8d
BC
1061 * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_DSS_STATICDEP,
1062 * CM_DUCATI_STATICDEP, CM_GFX_STATICDEP, CM_IVAHD_STATICDEP,
568997cf 1063 * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
7b342a8d 1064 * CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
dd708413 1065 */
56ef28ac 1066#define OMAP4430_MEMIF_STATDEP_SHIFT 4
568997cf 1067#define OMAP4430_MEMIF_STATDEP_MASK (1 << 4)
dd708413
RN
1068
1069/*
568997cf 1070 * Used by CM_SSC_MODFREQDIV_DPLL_ABE, CM_SSC_MODFREQDIV_DPLL_CORE,
7b342a8d
BC
1071 * CM_SSC_MODFREQDIV_DPLL_DDRPHY, CM_SSC_MODFREQDIV_DPLL_IVA,
1072 * CM_SSC_MODFREQDIV_DPLL_MPU, CM_SSC_MODFREQDIV_DPLL_PER,
1073 * CM_SSC_MODFREQDIV_DPLL_UNIPRO, CM_SSC_MODFREQDIV_DPLL_USB
dd708413 1074 */
56ef28ac 1075#define OMAP4430_MODFREQDIV_EXPONENT_SHIFT 8
568997cf 1076#define OMAP4430_MODFREQDIV_EXPONENT_MASK (0x7 << 8)
dd708413
RN
1077
1078/*
568997cf 1079 * Used by CM_SSC_MODFREQDIV_DPLL_ABE, CM_SSC_MODFREQDIV_DPLL_CORE,
7b342a8d
BC
1080 * CM_SSC_MODFREQDIV_DPLL_DDRPHY, CM_SSC_MODFREQDIV_DPLL_IVA,
1081 * CM_SSC_MODFREQDIV_DPLL_MPU, CM_SSC_MODFREQDIV_DPLL_PER,
1082 * CM_SSC_MODFREQDIV_DPLL_UNIPRO, CM_SSC_MODFREQDIV_DPLL_USB
dd708413 1083 */
56ef28ac 1084#define OMAP4430_MODFREQDIV_MANTISSA_SHIFT 0
568997cf
RN
1085#define OMAP4430_MODFREQDIV_MANTISSA_MASK (0x7f << 0)
1086
1087/*
1088 * Used by CM1_ABE_AESS_CLKCTRL, CM1_ABE_DMIC_CLKCTRL, CM1_ABE_L4ABE_CLKCTRL,
1089 * CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL, CM1_ABE_MCBSP2_CLKCTRL,
1090 * CM1_ABE_MCBSP3_CLKCTRL, CM1_ABE_PDM_CLKCTRL, CM1_ABE_SLIMBUS_CLKCTRL,
1091 * CM1_ABE_TIMER5_CLKCTRL, CM1_ABE_TIMER6_CLKCTRL, CM1_ABE_TIMER7_CLKCTRL,
1092 * CM1_ABE_TIMER8_CLKCTRL, CM1_ABE_WDT3_CLKCTRL, CM_ALWON_MDMINTC_CLKCTRL,
1093 * CM_ALWON_SR_CORE_CLKCTRL, CM_ALWON_SR_IVA_CLKCTRL, CM_ALWON_SR_MPU_CLKCTRL,
1094 * CM_CAM_FDIF_CLKCTRL, CM_CAM_ISS_CLKCTRL, CM_CEFUSE_CEFUSE_CLKCTRL,
7b342a8d 1095 * CM_CM1_PROFILING_CLKCTRL, CM_CM2_PROFILING_CLKCTRL,
568997cf
RN
1096 * CM_D2D_MODEM_ICR_CLKCTRL, CM_D2D_SAD2D_CLKCTRL, CM_D2D_SAD2D_FW_CLKCTRL,
1097 * CM_DSS_DEISS_CLKCTRL, CM_DSS_DSS_CLKCTRL, CM_DUCATI_DUCATI_CLKCTRL,
1098 * CM_EMU_DEBUGSS_CLKCTRL, CM_GFX_GFX_CLKCTRL, CM_IVAHD_IVAHD_CLKCTRL,
1099 * CM_IVAHD_SL2_CLKCTRL, CM_L3INIT_CCPTX_CLKCTRL, CM_L3INIT_EMAC_CLKCTRL,
dd708413
RN
1100 * CM_L3INIT_HSI_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL, CM_L3INIT_MMC2_CLKCTRL,
1101 * CM_L3INIT_MMC6_CLKCTRL, CM_L3INIT_P1500_CLKCTRL, CM_L3INIT_PCIESS_CLKCTRL,
1102 * CM_L3INIT_SATA_CLKCTRL, CM_L3INIT_TPPSS_CLKCTRL, CM_L3INIT_UNIPRO1_CLKCTRL,
1103 * CM_L3INIT_USBPHYOCP2SCP_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL,
7b342a8d
BC
1104 * CM_L3INIT_USB_HOST_FS_CLKCTRL, CM_L3INIT_USB_OTG_CLKCTRL,
1105 * CM_L3INIT_USB_TLL_CLKCTRL, CM_L3INIT_XHPI_CLKCTRL, CM_L3INSTR_L3_3_CLKCTRL,
1106 * CM_L3INSTR_L3_INSTR_CLKCTRL, CM_L3INSTR_OCP_WP1_CLKCTRL,
568997cf
RN
1107 * CM_L3_1_L3_1_CLKCTRL, CM_L3_2_GPMC_CLKCTRL, CM_L3_2_L3_2_CLKCTRL,
1108 * CM_L3_2_OCMC_RAM_CLKCTRL, CM_L4CFG_HW_SEM_CLKCTRL, CM_L4CFG_L4_CFG_CLKCTRL,
1109 * CM_L4CFG_MAILBOX_CLKCTRL, CM_L4CFG_SAR_ROM_CLKCTRL, CM_L4PER_ADC_CLKCTRL,
1110 * CM_L4PER_DMTIMER10_CLKCTRL, CM_L4PER_DMTIMER11_CLKCTRL,
1111 * CM_L4PER_DMTIMER2_CLKCTRL, CM_L4PER_DMTIMER3_CLKCTRL,
1112 * CM_L4PER_DMTIMER4_CLKCTRL, CM_L4PER_DMTIMER9_CLKCTRL, CM_L4PER_ELM_CLKCTRL,
7b342a8d
BC
1113 * CM_L4PER_GPIO2_CLKCTRL, CM_L4PER_GPIO3_CLKCTRL, CM_L4PER_GPIO4_CLKCTRL,
1114 * CM_L4PER_GPIO5_CLKCTRL, CM_L4PER_GPIO6_CLKCTRL, CM_L4PER_HDQ1W_CLKCTRL,
1115 * CM_L4PER_HECC1_CLKCTRL, CM_L4PER_HECC2_CLKCTRL, CM_L4PER_I2C1_CLKCTRL,
1116 * CM_L4PER_I2C2_CLKCTRL, CM_L4PER_I2C3_CLKCTRL, CM_L4PER_I2C4_CLKCTRL,
1117 * CM_L4PER_I2C5_CLKCTRL, CM_L4PER_L4PER_CLKCTRL, CM_L4PER_MCASP2_CLKCTRL,
1118 * CM_L4PER_MCASP3_CLKCTRL, CM_L4PER_MCBSP4_CLKCTRL, CM_L4PER_MCSPI1_CLKCTRL,
1119 * CM_L4PER_MCSPI2_CLKCTRL, CM_L4PER_MCSPI3_CLKCTRL, CM_L4PER_MCSPI4_CLKCTRL,
1120 * CM_L4PER_MGATE_CLKCTRL, CM_L4PER_MMCSD3_CLKCTRL, CM_L4PER_MMCSD4_CLKCTRL,
1121 * CM_L4PER_MMCSD5_CLKCTRL, CM_L4PER_MSPROHG_CLKCTRL,
568997cf
RN
1122 * CM_L4PER_SLIMBUS2_CLKCTRL, CM_L4PER_UART1_CLKCTRL, CM_L4PER_UART2_CLKCTRL,
1123 * CM_L4PER_UART3_CLKCTRL, CM_L4PER_UART4_CLKCTRL, CM_L4SEC_AES1_CLKCTRL,
1124 * CM_L4SEC_AES2_CLKCTRL, CM_L4SEC_CRYPTODMA_CLKCTRL, CM_L4SEC_DES3DES_CLKCTRL,
1125 * CM_L4SEC_PKAEIP29_CLKCTRL, CM_L4SEC_RNG_CLKCTRL, CM_L4SEC_SHA2MD51_CLKCTRL,
1126 * CM_MEMIF_DMM_CLKCTRL, CM_MEMIF_EMIF_1_CLKCTRL, CM_MEMIF_EMIF_2_CLKCTRL,
1127 * CM_MEMIF_EMIF_FW_CLKCTRL, CM_MEMIF_EMIF_H1_CLKCTRL,
1128 * CM_MEMIF_EMIF_H2_CLKCTRL, CM_MPU_MPU_CLKCTRL, CM_SDMA_SDMA_CLKCTRL,
1129 * CM_TESLA_TESLA_CLKCTRL, CM_WKUP_GPIO1_CLKCTRL, CM_WKUP_KEYBOARD_CLKCTRL,
1130 * CM_WKUP_L4WKUP_CLKCTRL, CM_WKUP_RTC_CLKCTRL, CM_WKUP_SARRAM_CLKCTRL,
1131 * CM_WKUP_SYNCTIMER_CLKCTRL, CM_WKUP_TIMER12_CLKCTRL, CM_WKUP_TIMER1_CLKCTRL,
1132 * CM_WKUP_USIM_CLKCTRL, CM_WKUP_WDT1_CLKCTRL, CM_WKUP_WDT2_CLKCTRL
dd708413 1133 */
56ef28ac 1134#define OMAP4430_MODULEMODE_SHIFT 0
568997cf 1135#define OMAP4430_MODULEMODE_MASK (0x3 << 0)
dd708413 1136
6b54b499
RN
1137/* Used by CM_L4CFG_DYNAMICDEP */
1138#define OMAP4460_MPU_DYNDEP_SHIFT 19
1139#define OMAP4460_MPU_DYNDEP_MASK (1 << 19)
1140
dd708413 1141/* Used by CM_DSS_DSS_CLKCTRL */
56ef28ac 1142#define OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT 9
568997cf 1143#define OMAP4430_OPTFCLKEN_48MHZ_CLK_MASK (1 << 9)
dd708413
RN
1144
1145/* Used by CM_WKUP_BANDGAP_CLKCTRL */
56ef28ac 1146#define OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT 8
568997cf 1147#define OMAP4430_OPTFCLKEN_BGAP_32K_MASK (1 << 8)
dd708413 1148
568997cf
RN
1149/* Used by CM_ALWON_USBPHY_CLKCTRL */
1150#define OMAP4430_OPTFCLKEN_CLK32K_SHIFT 8
1151#define OMAP4430_OPTFCLKEN_CLK32K_MASK (1 << 8)
dd708413
RN
1152
1153/* Used by CM_CAM_ISS_CLKCTRL */
56ef28ac 1154#define OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT 8
568997cf 1155#define OMAP4430_OPTFCLKEN_CTRLCLK_MASK (1 << 8)
dd708413
RN
1156
1157/*
7b342a8d
BC
1158 * Used by CM_L4PER_GPIO2_CLKCTRL, CM_L4PER_GPIO3_CLKCTRL,
1159 * CM_L4PER_GPIO4_CLKCTRL, CM_L4PER_GPIO5_CLKCTRL, CM_L4PER_GPIO6_CLKCTRL,
1160 * CM_WKUP_GPIO1_CLKCTRL
dd708413 1161 */
56ef28ac 1162#define OMAP4430_OPTFCLKEN_DBCLK_SHIFT 8
568997cf 1163#define OMAP4430_OPTFCLKEN_DBCLK_MASK (1 << 8)
dd708413
RN
1164
1165/* Used by CM_MEMIF_DLL_CLKCTRL, CM_MEMIF_DLL_H_CLKCTRL */
56ef28ac 1166#define OMAP4430_OPTFCLKEN_DLL_CLK_SHIFT 8
568997cf 1167#define OMAP4430_OPTFCLKEN_DLL_CLK_MASK (1 << 8)
dd708413
RN
1168
1169/* Used by CM_DSS_DSS_CLKCTRL */
56ef28ac 1170#define OMAP4430_OPTFCLKEN_DSSCLK_SHIFT 8
568997cf
RN
1171#define OMAP4430_OPTFCLKEN_DSSCLK_MASK (1 << 8)
1172
1173/* Used by CM_WKUP_USIM_CLKCTRL */
1174#define OMAP4430_OPTFCLKEN_FCLK_SHIFT 8
1175#define OMAP4430_OPTFCLKEN_FCLK_MASK (1 << 8)
dd708413
RN
1176
1177/* Used by CM1_ABE_SLIMBUS_CLKCTRL */
56ef28ac 1178#define OMAP4430_OPTFCLKEN_FCLK0_SHIFT 8
568997cf 1179#define OMAP4430_OPTFCLKEN_FCLK0_MASK (1 << 8)
dd708413
RN
1180
1181/* Used by CM1_ABE_SLIMBUS_CLKCTRL */
56ef28ac 1182#define OMAP4430_OPTFCLKEN_FCLK1_SHIFT 9
568997cf 1183#define OMAP4430_OPTFCLKEN_FCLK1_MASK (1 << 9)
dd708413
RN
1184
1185/* Used by CM1_ABE_SLIMBUS_CLKCTRL */
56ef28ac 1186#define OMAP4430_OPTFCLKEN_FCLK2_SHIFT 10
568997cf 1187#define OMAP4430_OPTFCLKEN_FCLK2_MASK (1 << 10)
dd708413 1188
7b342a8d 1189/* Used by CM_L3INIT_USB_HOST_CLKCTRL */
56ef28ac 1190#define OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT 15
568997cf 1191#define OMAP4430_OPTFCLKEN_FUNC48MCLK_MASK (1 << 15)
dd708413 1192
7b342a8d 1193/* Used by CM_L3INIT_USB_HOST_CLKCTRL */
56ef28ac 1194#define OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT 13
568997cf 1195#define OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_MASK (1 << 13)
dd708413 1196
7b342a8d 1197/* Used by CM_L3INIT_USB_HOST_CLKCTRL */
56ef28ac 1198#define OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT 14
568997cf 1199#define OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_MASK (1 << 14)
dd708413 1200
7b342a8d 1201/* Used by CM_L3INIT_USB_HOST_CLKCTRL */
56ef28ac 1202#define OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT 11
568997cf 1203#define OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_MASK (1 << 11)
dd708413 1204
7b342a8d 1205/* Used by CM_L3INIT_USB_HOST_CLKCTRL */
56ef28ac 1206#define OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT 12
568997cf 1207#define OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_MASK (1 << 12)
dd708413
RN
1208
1209/* Used by CM_L4PER_SLIMBUS2_CLKCTRL */
56ef28ac 1210#define OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT 8
568997cf 1211#define OMAP4430_OPTFCLKEN_PER24MC_GFCLK_MASK (1 << 8)
dd708413
RN
1212
1213/* Used by CM_L4PER_SLIMBUS2_CLKCTRL */
56ef28ac 1214#define OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT 9
568997cf 1215#define OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_MASK (1 << 9)
dd708413
RN
1216
1217/* Used by CM_L3INIT_USBPHYOCP2SCP_CLKCTRL */
56ef28ac 1218#define OMAP4430_OPTFCLKEN_PHY_48M_SHIFT 8
568997cf 1219#define OMAP4430_OPTFCLKEN_PHY_48M_MASK (1 << 8)
dd708413
RN
1220
1221/* Used by CM_L4PER_SLIMBUS2_CLKCTRL */
56ef28ac 1222#define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT 10
568997cf 1223#define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_MASK (1 << 10)
dd708413
RN
1224
1225/* Renamed from OPTFCLKEN_SLIMBUS_CLK Used by CM1_ABE_SLIMBUS_CLKCTRL */
56ef28ac 1226#define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT 11
568997cf 1227#define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_MASK (1 << 11)
dd708413
RN
1228
1229/* Used by CM_DSS_DSS_CLKCTRL */
56ef28ac 1230#define OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT 10
568997cf 1231#define OMAP4430_OPTFCLKEN_SYS_CLK_MASK (1 << 10)
dd708413 1232
6b54b499
RN
1233/* Used by CM_WKUP_BANDGAP_CLKCTRL */
1234#define OMAP4460_OPTFCLKEN_TS_FCLK_SHIFT 8
1235#define OMAP4460_OPTFCLKEN_TS_FCLK_MASK (1 << 8)
1236
dd708413 1237/* Used by CM_DSS_DSS_CLKCTRL */
56ef28ac 1238#define OMAP4430_OPTFCLKEN_TV_CLK_SHIFT 11
568997cf 1239#define OMAP4430_OPTFCLKEN_TV_CLK_MASK (1 << 11)
dd708413
RN
1240
1241/* Used by CM_L3INIT_UNIPRO1_CLKCTRL */
56ef28ac 1242#define OMAP4430_OPTFCLKEN_TXPHYCLK_SHIFT 8
568997cf 1243#define OMAP4430_OPTFCLKEN_TXPHYCLK_MASK (1 << 8)
dd708413 1244
7b342a8d 1245/* Used by CM_L3INIT_USB_TLL_CLKCTRL */
56ef28ac 1246#define OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT 8
568997cf 1247#define OMAP4430_OPTFCLKEN_USB_CH0_CLK_MASK (1 << 8)
dd708413 1248
7b342a8d 1249/* Used by CM_L3INIT_USB_TLL_CLKCTRL */
56ef28ac 1250#define OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT 9
568997cf 1251#define OMAP4430_OPTFCLKEN_USB_CH1_CLK_MASK (1 << 9)
dd708413 1252
7b342a8d 1253/* Used by CM_L3INIT_USB_TLL_CLKCTRL */
56ef28ac 1254#define OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT 10
568997cf 1255#define OMAP4430_OPTFCLKEN_USB_CH2_CLK_MASK (1 << 10)
dd708413 1256
7b342a8d 1257/* Used by CM_L3INIT_USB_HOST_CLKCTRL */
56ef28ac 1258#define OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT 8
568997cf 1259#define OMAP4430_OPTFCLKEN_UTMI_P1_CLK_MASK (1 << 8)
dd708413 1260
7b342a8d 1261/* Used by CM_L3INIT_USB_HOST_CLKCTRL */
56ef28ac 1262#define OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT 9
568997cf 1263#define OMAP4430_OPTFCLKEN_UTMI_P2_CLK_MASK (1 << 9)
dd708413 1264
7b342a8d 1265/* Used by CM_L3INIT_USB_HOST_CLKCTRL */
56ef28ac 1266#define OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT 10
568997cf 1267#define OMAP4430_OPTFCLKEN_UTMI_P3_CLK_MASK (1 << 10)
dd708413
RN
1268
1269/* Used by CM_L3INIT_USB_OTG_CLKCTRL */
56ef28ac 1270#define OMAP4430_OPTFCLKEN_XCLK_SHIFT 8
568997cf 1271#define OMAP4430_OPTFCLKEN_XCLK_MASK (1 << 8)
dd708413 1272
568997cf 1273/* Used by CM_EMU_OVERRIDE_DPLL_CORE */
56ef28ac 1274#define OMAP4430_OVERRIDE_ENABLE_SHIFT 19
568997cf 1275#define OMAP4430_OVERRIDE_ENABLE_MASK (1 << 19)
dd708413
RN
1276
1277/* Used by CM_CLKSEL_ABE */
56ef28ac 1278#define OMAP4430_PAD_CLKS_GATE_SHIFT 8
568997cf 1279#define OMAP4430_PAD_CLKS_GATE_MASK (1 << 8)
dd708413
RN
1280
1281/* Used by CM_CORE_DVFS_CURRENT, CM_IVA_DVFS_CURRENT */
56ef28ac 1282#define OMAP4430_PERF_CURRENT_SHIFT 0
568997cf 1283#define OMAP4430_PERF_CURRENT_MASK (0xff << 0)
dd708413
RN
1284
1285/*
1286 * Used by CM_CORE_DVFS_PERF1, CM_CORE_DVFS_PERF2, CM_CORE_DVFS_PERF3,
1287 * CM_CORE_DVFS_PERF4, CM_IVA_DVFS_PERF_ABE, CM_IVA_DVFS_PERF_IVAHD,
1288 * CM_IVA_DVFS_PERF_TESLA
1289 */
56ef28ac 1290#define OMAP4430_PERF_REQ_SHIFT 0
568997cf 1291#define OMAP4430_PERF_REQ_MASK (0xff << 0)
dd708413
RN
1292
1293/* Used by CM_RESTORE_ST */
56ef28ac 1294#define OMAP4430_PHASE1_COMPLETED_SHIFT 0
568997cf 1295#define OMAP4430_PHASE1_COMPLETED_MASK (1 << 0)
dd708413
RN
1296
1297/* Used by CM_RESTORE_ST */
56ef28ac 1298#define OMAP4430_PHASE2A_COMPLETED_SHIFT 1
568997cf 1299#define OMAP4430_PHASE2A_COMPLETED_MASK (1 << 1)
dd708413
RN
1300
1301/* Used by CM_RESTORE_ST */
56ef28ac 1302#define OMAP4430_PHASE2B_COMPLETED_SHIFT 2
568997cf 1303#define OMAP4430_PHASE2B_COMPLETED_MASK (1 << 2)
dd708413
RN
1304
1305/* Used by CM_EMU_DEBUGSS_CLKCTRL */
56ef28ac 1306#define OMAP4430_PMD_STM_MUX_CTRL_SHIFT 20
568997cf 1307#define OMAP4430_PMD_STM_MUX_CTRL_MASK (0x3 << 20)
dd708413
RN
1308
1309/* Used by CM_EMU_DEBUGSS_CLKCTRL */
56ef28ac 1310#define OMAP4430_PMD_TRACE_MUX_CTRL_SHIFT 22
568997cf 1311#define OMAP4430_PMD_TRACE_MUX_CTRL_MASK (0x3 << 22)
dd708413 1312
7b342a8d 1313/* Used by CM_DYN_DEP_PRESCAL */
56ef28ac 1314#define OMAP4430_PRESCAL_SHIFT 0
568997cf 1315#define OMAP4430_PRESCAL_MASK (0x3f << 0)
dd708413 1316
568997cf
RN
1317/* Used by REVISION_CM1, REVISION_CM2 */
1318#define OMAP4430_R_RTL_SHIFT 11
1319#define OMAP4430_R_RTL_MASK (0x1f << 11)
dd708413 1320
7b342a8d 1321/* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL */
56ef28ac 1322#define OMAP4430_SAR_MODE_SHIFT 4
568997cf 1323#define OMAP4430_SAR_MODE_MASK (1 << 4)
dd708413
RN
1324
1325/* Used by CM_SCALE_FCLK */
56ef28ac 1326#define OMAP4430_SCALE_FCLK_SHIFT 0
568997cf
RN
1327#define OMAP4430_SCALE_FCLK_MASK (1 << 0)
1328
1329/* Used by REVISION_CM1, REVISION_CM2 */
1330#define OMAP4430_SCHEME_SHIFT 30
1331#define OMAP4430_SCHEME_MASK (0x3 << 30)
dd708413 1332
7b342a8d 1333/* Used by CM_L4CFG_DYNAMICDEP */
56ef28ac 1334#define OMAP4430_SDMA_DYNDEP_SHIFT 11
568997cf 1335#define OMAP4430_SDMA_DYNDEP_MASK (1 << 11)
dd708413
RN
1336
1337/* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP */
56ef28ac 1338#define OMAP4430_SDMA_STATDEP_SHIFT 11
568997cf 1339#define OMAP4430_SDMA_STATDEP_MASK (1 << 11)
dd708413
RN
1340
1341/* Used by CM_CLKSEL_ABE */
56ef28ac 1342#define OMAP4430_SLIMBUS_CLK_GATE_SHIFT 10
568997cf 1343#define OMAP4430_SLIMBUS_CLK_GATE_MASK (1 << 10)
dd708413
RN
1344
1345/*
568997cf
RN
1346 * Used by CM1_ABE_AESS_CLKCTRL, CM_CAM_FDIF_CLKCTRL, CM_CAM_ISS_CLKCTRL,
1347 * CM_D2D_SAD2D_CLKCTRL, CM_DSS_DEISS_CLKCTRL, CM_DSS_DSS_CLKCTRL,
1348 * CM_DUCATI_DUCATI_CLKCTRL, CM_EMU_DEBUGSS_CLKCTRL, CM_GFX_GFX_CLKCTRL,
1349 * CM_IVAHD_IVAHD_CLKCTRL, CM_L3INIT_CCPTX_CLKCTRL, CM_L3INIT_EMAC_CLKCTRL,
dd708413
RN
1350 * CM_L3INIT_HSI_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL, CM_L3INIT_MMC2_CLKCTRL,
1351 * CM_L3INIT_MMC6_CLKCTRL, CM_L3INIT_P1500_CLKCTRL, CM_L3INIT_PCIESS_CLKCTRL,
1352 * CM_L3INIT_SATA_CLKCTRL, CM_L3INIT_TPPSS_CLKCTRL, CM_L3INIT_UNIPRO1_CLKCTRL,
7b342a8d
BC
1353 * CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_FS_CLKCTRL,
1354 * CM_L3INIT_USB_OTG_CLKCTRL, CM_L3INIT_XHPI_CLKCTRL,
1355 * CM_L4SEC_CRYPTODMA_CLKCTRL, CM_MPU_MPU_CLKCTRL, CM_SDMA_SDMA_CLKCTRL,
1356 * CM_TESLA_TESLA_CLKCTRL
dd708413 1357 */
56ef28ac 1358#define OMAP4430_STBYST_SHIFT 18
568997cf 1359#define OMAP4430_STBYST_MASK (1 << 18)
dd708413
RN
1360
1361/*
568997cf
RN
1362 * Used by CM_IDLEST_DPLL_ABE, CM_IDLEST_DPLL_CORE, CM_IDLEST_DPLL_DDRPHY,
1363 * CM_IDLEST_DPLL_IVA, CM_IDLEST_DPLL_MPU, CM_IDLEST_DPLL_PER,
1364 * CM_IDLEST_DPLL_UNIPRO, CM_IDLEST_DPLL_USB
dd708413 1365 */
56ef28ac 1366#define OMAP4430_ST_DPLL_CLK_SHIFT 0
568997cf 1367#define OMAP4430_ST_DPLL_CLK_MASK (1 << 0)
dd708413
RN
1368
1369/* Used by CM_CLKDCOLDO_DPLL_USB */
56ef28ac 1370#define OMAP4430_ST_DPLL_CLKDCOLDO_SHIFT 9
568997cf 1371#define OMAP4430_ST_DPLL_CLKDCOLDO_MASK (1 << 9)
dd708413
RN
1372
1373/*
7b342a8d
BC
1374 * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE, CM_DIV_M2_DPLL_DDRPHY,
1375 * CM_DIV_M2_DPLL_MPU, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_USB
dd708413 1376 */
56ef28ac 1377#define OMAP4430_ST_DPLL_CLKOUT_SHIFT 9
568997cf 1378#define OMAP4430_ST_DPLL_CLKOUT_MASK (1 << 9)
dd708413 1379
7b342a8d 1380/* Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE, CM_DIV_M3_DPLL_PER */
56ef28ac 1381#define OMAP4430_ST_DPLL_CLKOUTHIF_SHIFT 9
568997cf 1382#define OMAP4430_ST_DPLL_CLKOUTHIF_MASK (1 << 9)
dd708413 1383
568997cf 1384/* Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO */
56ef28ac 1385#define OMAP4430_ST_DPLL_CLKOUTX2_SHIFT 11
568997cf 1386#define OMAP4430_ST_DPLL_CLKOUTX2_MASK (1 << 11)
dd708413
RN
1387
1388/*
7b342a8d
BC
1389 * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA,
1390 * CM_DIV_M4_DPLL_PER
dd708413 1391 */
56ef28ac 1392#define OMAP4430_ST_HSDIVIDER_CLKOUT1_SHIFT 9
568997cf 1393#define OMAP4430_ST_HSDIVIDER_CLKOUT1_MASK (1 << 9)
dd708413
RN
1394
1395/*
7b342a8d
BC
1396 * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA,
1397 * CM_DIV_M5_DPLL_PER
dd708413 1398 */
56ef28ac 1399#define OMAP4430_ST_HSDIVIDER_CLKOUT2_SHIFT 9
568997cf 1400#define OMAP4430_ST_HSDIVIDER_CLKOUT2_MASK (1 << 9)
dd708413 1401
7b342a8d 1402/* Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER */
56ef28ac 1403#define OMAP4430_ST_HSDIVIDER_CLKOUT3_SHIFT 9
568997cf 1404#define OMAP4430_ST_HSDIVIDER_CLKOUT3_MASK (1 << 9)
dd708413 1405
7b342a8d 1406/* Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_PER */
56ef28ac 1407#define OMAP4430_ST_HSDIVIDER_CLKOUT4_SHIFT 9
568997cf
RN
1408#define OMAP4430_ST_HSDIVIDER_CLKOUT4_MASK (1 << 9)
1409
1410/*
1411 * Used by CM_IDLEST_DPLL_ABE, CM_IDLEST_DPLL_CORE, CM_IDLEST_DPLL_DDRPHY,
1412 * CM_IDLEST_DPLL_IVA, CM_IDLEST_DPLL_MPU, CM_IDLEST_DPLL_PER,
1413 * CM_IDLEST_DPLL_UNIPRO, CM_IDLEST_DPLL_USB
1414 */
1415#define OMAP4430_ST_MN_BYPASS_SHIFT 8
1416#define OMAP4430_ST_MN_BYPASS_MASK (1 << 8)
dd708413
RN
1417
1418/* Used by CM_SYS_CLKSEL */
56ef28ac 1419#define OMAP4430_SYS_CLKSEL_SHIFT 0
568997cf 1420#define OMAP4430_SYS_CLKSEL_MASK (0x7 << 0)
dd708413 1421
7b342a8d 1422/* Used by CM_L4CFG_DYNAMICDEP */
56ef28ac 1423#define OMAP4430_TESLA_DYNDEP_SHIFT 1
568997cf 1424#define OMAP4430_TESLA_DYNDEP_MASK (1 << 1)
dd708413
RN
1425
1426/* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP */
56ef28ac 1427#define OMAP4430_TESLA_STATDEP_SHIFT 1
568997cf 1428#define OMAP4430_TESLA_STATDEP_MASK (1 << 1)
dd708413
RN
1429
1430/*
7b342a8d
BC
1431 * Used by CM_D2D_DYNAMICDEP, CM_DUCATI_DYNAMICDEP, CM_EMU_DYNAMICDEP,
1432 * CM_L3_1_DYNAMICDEP, CM_L3_2_DYNAMICDEP, CM_L4CFG_DYNAMICDEP,
1433 * CM_L4PER_DYNAMICDEP, CM_MPU_DYNAMICDEP, CM_TESLA_DYNAMICDEP
dd708413 1434 */
56ef28ac 1435#define OMAP4430_WINDOWSIZE_SHIFT 24
568997cf
RN
1436#define OMAP4430_WINDOWSIZE_MASK (0xf << 24)
1437
1438/* Used by REVISION_CM1, REVISION_CM2 */
1439#define OMAP4430_X_MAJOR_SHIFT 8
1440#define OMAP4430_X_MAJOR_MASK (0x7 << 8)
1441
1442/* Used by REVISION_CM1, REVISION_CM2 */
1443#define OMAP4430_Y_MINOR_SHIFT 0
1444#define OMAP4430_Y_MINOR_MASK (0x3f << 0)
dd708413 1445#endif
This page took 0.257414 seconds and 5 git commands to generate.