Merge branch 'x86-cleanups-for-linus' of git://git.kernel.org/pub/scm/linux/kernel...
[deliverable/linux.git] / arch / arm / mach-omap2 / common.h
CommitLineData
4e65331c
TL
1/*
2 * Header for code common to all OMAP2+ machines.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
8 *
9 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
10 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
12 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
13 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
14 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
15 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
16 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
17 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
18 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
19 *
20 * You should have received a copy of the GNU General Public License along
21 * with this program; if not, write to the Free Software Foundation, Inc.,
22 * 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
25#ifndef __ARCH_ARM_MACH_OMAP2PLUS_COMMON_H
26#define __ARCH_ARM_MACH_OMAP2PLUS_COMMON_H
b2b9762f 27#ifndef __ASSEMBLER__
4e65331c 28
ec2c0825 29#include <linux/irq.h>
4e65331c 30#include <linux/delay.h>
3a8761c0 31#include <linux/i2c.h>
1ee47b0a 32#include <linux/i2c/twl.h>
3a8761c0 33#include <linux/i2c-omap.h>
7b6d864b 34#include <linux/reboot.h>
eaacabc0 35#include <linux/irqchip/irq-omap-intc.h>
dbc04161 36
b2b9762f 37#include <asm/proc-fns.h>
944e9df1 38#include <asm/hardware/cache-l2x0.h>
4e65331c 39
3a8761c0 40#include "i2c.h"
3d82cbbb 41#include "serial.h"
3a8761c0 42
54db6eee 43#include "usb.h"
dbc04161 44
ec2c0825 45#define OMAP_INTC_START NR_IRQS
7d7e1eba 46
bbd707ac
SG
47#if defined(CONFIG_PM) && defined(CONFIG_ARCH_OMAP2)
48int omap2_pm_init(void);
49#else
50static inline int omap2_pm_init(void)
51{
52 return 0;
53}
54#endif
55
56#if defined(CONFIG_PM) && defined(CONFIG_ARCH_OMAP3)
57int omap3_pm_init(void);
58#else
59static inline int omap3_pm_init(void)
60{
61 return 0;
62}
63#endif
64
6af16a1d 65#if defined(CONFIG_PM) && (defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX))
bbd707ac 66int omap4_pm_init(void);
de70af49 67int omap4_pm_init_early(void);
bbd707ac
SG
68#else
69static inline int omap4_pm_init(void)
70{
71 return 0;
72}
de70af49
NM
73
74static inline int omap4_pm_init_early(void)
75{
76 return 0;
77}
bbd707ac
SG
78#endif
79
80#ifdef CONFIG_OMAP_MUX
81int omap_mux_late_init(void);
82#else
83static inline int omap_mux_late_init(void)
84{
85 return 0;
86}
87#endif
88
4e65331c
TL
89extern void omap2_init_common_infrastructure(void);
90
6f82e25d 91extern void omap_init_time(void);
6bb27d73 92extern void omap3_secure_sync32k_timer_init(void);
00ea4d56 93extern void omap3_gptimer_timer_init(void);
6bb27d73 94extern void omap4_local_timer_init(void);
2ad501cc 95#ifdef CONFIG_CACHE_L2X0
b39b14e6 96int omap_l2_cache_init(void);
944e9df1
MS
97#define OMAP_L2C_AUX_CTRL (L2C_AUX_CTRL_SHARED_OVERRIDE | \
98 L310_AUX_CTRL_DATA_PREFETCH | \
99 L310_AUX_CTRL_INSTR_PREFETCH)
100void omap4_l2c310_write_sec(unsigned long val, unsigned reg);
2ad501cc
AB
101#else
102static inline int omap_l2_cache_init(void)
103{
104 return 0;
105}
944e9df1
MS
106
107#define OMAP_L2C_AUX_CTRL 0
108#define omap4_l2c310_write_sec NULL
2ad501cc 109#endif
6bb27d73 110extern void omap5_realtime_timer_init(void);
4e65331c
TL
111
112void omap2420_init_early(void);
113void omap2430_init_early(void);
114void omap3430_init_early(void);
115void omap35xx_init_early(void);
116void omap3630_init_early(void);
117void omap3_init_early(void); /* Do not use this one */
ce3fc89a 118void am33xx_init_early(void);
4e65331c 119void am35xx_init_early(void);
c27964b5
TL
120void ti814x_init_early(void);
121void ti816x_init_early(void);
08f30989 122void am33xx_init_early(void);
c5107027 123void am43xx_init_early(void);
765e7a06 124void am43xx_init_late(void);
4e65331c 125void omap4430_init_early(void);
05e152c7 126void omap5_init_early(void);
bbd707ac
SG
127void omap3_init_late(void); /* Do not use this one */
128void omap4430_init_late(void);
129void omap2420_init_late(void);
130void omap2430_init_late(void);
131void omap3430_init_late(void);
132void omap35xx_init_late(void);
133void omap3630_init_late(void);
134void am35xx_init_late(void);
135void ti81xx_init_late(void);
765e7a06
NM
136void am33xx_init_late(void);
137void omap5_init_late(void);
bbd707ac 138int omap2_common_pm_late_init(void);
a3a9384a 139void dra7xx_init_early(void);
765e7a06 140void dra7xx_init_late(void);
4e65331c 141
6770b211
RB
142#ifdef CONFIG_SOC_BUS
143void omap_soc_device_init(void);
144#else
145static inline void omap_soc_device_init(void)
146{
147}
148#endif
149
2f334a38 150#if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
7b6d864b 151void omap2xxx_restart(enum reboot_mode mode, const char *cmd);
ecc46cfd 152#else
7b6d864b 153static inline void omap2xxx_restart(enum reboot_mode mode, const char *cmd)
2f334a38
PW
154{
155}
ecc46cfd 156#endif
2f334a38 157
14e067c1 158#ifdef CONFIG_SOC_AM33XX
7b6d864b 159void am33xx_restart(enum reboot_mode mode, const char *cmd);
14e067c1 160#else
7b6d864b 161static inline void am33xx_restart(enum reboot_mode mode, const char *cmd)
14e067c1
JSB
162{
163}
164#endif
165
2f334a38 166#ifdef CONFIG_ARCH_OMAP3
7b6d864b 167void omap3xxx_restart(enum reboot_mode mode, const char *cmd);
2f334a38 168#else
7b6d864b 169static inline void omap3xxx_restart(enum reboot_mode mode, const char *cmd)
2f334a38
PW
170{
171}
172#endif
173
bc7235c9
TL
174#ifdef CONFIG_SOC_TI81XX
175void ti81xx_restart(enum reboot_mode mode, const char *cmd);
176#else
177static inline void ti81xx_restart(enum reboot_mode mode, const char *cmd)
178{
179}
180#endif
181
7abb1a53
NM
182#if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \
183 defined(CONFIG_SOC_DRA7XX) || defined(CONFIG_SOC_AM43XX)
7b6d864b 184void omap44xx_restart(enum reboot_mode mode, const char *cmd);
2f334a38 185#else
7b6d864b 186static inline void omap44xx_restart(enum reboot_mode mode, const char *cmd)
2f334a38
PW
187{
188}
189#endif
190
3fa60975
RK
191#ifdef CONFIG_OMAP_INTERCONNECT_BARRIER
192void omap_barrier_reserve_memblock(void);
193void omap_barriers_init(void);
194#else
195static inline void omap_barrier_reserve_memblock(void)
196{
197}
198#endif
199
b6a4226c
PW
200/* This gets called from mach-omap2/io.c, do not call this */
201void __init omap2_set_globals_tap(u32 class, void __iomem *tap);
202
203void __init omap242x_map_io(void);
204void __init omap243x_map_io(void);
205void __init omap3_map_io(void);
206void __init am33xx_map_io(void);
207void __init omap4_map_io(void);
208void __init omap5_map_io(void);
ea827ad5 209void __init dra7xx_map_io(void);
b6a4226c
PW
210void __init ti81xx_map_io(void);
211
4e65331c
TL
212/**
213 * omap_test_timeout - busy-loop, testing a condition
214 * @cond: condition to test until it evaluates to true
215 * @timeout: maximum number of microseconds in the timeout
216 * @index: loop index (integer)
217 *
218 * Loop waiting for @cond to become true or until at least @timeout
219 * microseconds have passed. To use, define some integer @index in the
220 * calling code. After running, if @index == @timeout, then the loop has
221 * timed out.
222 */
223#define omap_test_timeout(cond, timeout, index) \
224({ \
225 for (index = 0; index < timeout; index++) { \
226 if (cond) \
227 break; \
228 udelay(1); \
229 } \
230})
231
232extern struct device *omap2_get_mpuss_device(void);
233extern struct device *omap2_get_iva_device(void);
234extern struct device *omap2_get_l3_device(void);
235extern struct device *omap4_get_dsp_device(void);
236
0fb22a8f 237unsigned int omap4_xlate_irq(unsigned int hwirq);
c4082d49 238void omap_gic_of_init(void);
4e65331c 239
4e65331c 240#ifdef CONFIG_CACHE_L2X0
02afe8a7 241extern void __iomem *omap4_get_l2cache_base(void);
4e65331c
TL
242#endif
243
52fa2120 244struct device_node;
52fa2120 245
02afe8a7
SS
246#ifdef CONFIG_SMP
247extern void __iomem *omap4_get_scu_base(void);
248#else
249static inline void __iomem *omap4_get_scu_base(void)
250{
251 return NULL;
252}
4e65331c
TL
253#endif
254
ff999b8a 255extern void gic_dist_disable(void);
74ed7bdc 256extern void gic_dist_enable(void);
cd8ce159
CC
257extern bool gic_dist_disabled(void);
258extern void gic_timer_retrigger(void);
4e65331c 259extern void omap_smc1(u32 fn, u32 arg);
501f0c75 260extern void __iomem *omap4_get_sar_ram_base(void);
b2b9762f 261extern void omap_do_wfi(void);
4e65331c
TL
262
263#ifdef CONFIG_SMP
264/* Needed for secondary core boot */
baf4b7d3
SS
265extern void omap4_secondary_startup(void);
266extern void omap4460_secondary_startup(void);
4e65331c
TL
267extern u32 omap_modify_auxcoreboot0(u32 set_mask, u32 clear_mask);
268extern void omap_auxcoreboot_addr(u32 cpu_addr);
269extern u32 omap_read_auxcoreboot0(void);
06915321
MZ
270
271extern void omap4_cpu_die(unsigned int cpu);
272
75305275 273extern const struct smp_operations omap4_smp_ops;
06915321 274
283f708c 275extern void omap5_secondary_startup(void);
999f934d 276extern void omap5_secondary_hyp_startup(void);
4e65331c
TL
277#endif
278
b2b9762f
SS
279#if defined(CONFIG_SMP) && defined(CONFIG_PM)
280extern int omap4_mpuss_init(void);
281extern int omap4_enter_lowpower(unsigned int cpu, unsigned int power_state);
282extern int omap4_finish_suspend(unsigned long cpu_state);
283extern void omap4_cpu_resume(void);
b5b4f288 284extern int omap4_hotplug_cpu(unsigned int cpu, unsigned int power_state);
b2b9762f
SS
285#else
286static inline int omap4_enter_lowpower(unsigned int cpu,
287 unsigned int power_state)
288{
289 cpu_do_idle();
290 return 0;
291}
292
b5b4f288
SS
293static inline int omap4_hotplug_cpu(unsigned int cpu, unsigned int power_state)
294{
295 cpu_do_idle();
296 return 0;
297}
298
b2b9762f
SS
299static inline int omap4_mpuss_init(void)
300{
301 return 0;
302}
303
304static inline int omap4_finish_suspend(unsigned long cpu_state)
305{
306 return 0;
307}
308
309static inline void omap4_cpu_resume(void)
310{}
3ba2a739 311
b2b9762f 312#endif
258ee922 313
31957609 314void pdata_quirks_init(const struct of_device_id *);
dad12d11 315void omap_auxdata_legacy_init(struct device *dev);
8651bd8c 316void omap_pcs_legacy_init(int irq, void (*rearm)(void));
6a08e1e6 317
258ee922
TL
318struct omap_sdrc_params;
319extern void omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
320 struct omap_sdrc_params *sdrc_cs1);
1ee47b0a 321struct omap2_hsmmc_info;
f583f0f2 322extern void omap_reserve(void);
258ee922 323
5c2e8852
TL
324struct omap_hwmod;
325extern int omap_dss_reset(struct omap_hwmod *);
258ee922 326
ff931c82 327/* SoC specific clock initializer */
cfa9667d 328int omap_clk_init(void);
ff931c82 329
dcdf407b 330int __init omapdss_init_of(void);
6a0e6b38 331void __init omapdss_early_init_of(void);
dcdf407b 332
b2b9762f 333#endif /* __ASSEMBLER__ */
4e65331c 334#endif /* __ARCH_ARM_MACH_OMAP2PLUS_COMMON_H */
This page took 0.223954 seconds and 5 git commands to generate.