ARM: OMAP2xxx: clock: move virt_prcm_set code into clkt2xxx_virt_prcm_set.c
[deliverable/linux.git] / arch / arm / mach-omap2 / common.h
CommitLineData
4e65331c
TL
1/*
2 * Header for code common to all OMAP2+ machines.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
8 *
9 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
10 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
12 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
13 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
14 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
15 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
16 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
17 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
18 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
19 *
20 * You should have received a copy of the GNU General Public License along
21 * with this program; if not, write to the Free Software Foundation, Inc.,
22 * 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
25#ifndef __ARCH_ARM_MACH_OMAP2PLUS_COMMON_H
26#define __ARCH_ARM_MACH_OMAP2PLUS_COMMON_H
b2b9762f 27#ifndef __ASSEMBLER__
4e65331c 28
ec2c0825 29#include <linux/irq.h>
4e65331c 30#include <linux/delay.h>
3a8761c0 31#include <linux/i2c.h>
1ee47b0a 32#include <linux/i2c/twl.h>
3a8761c0 33#include <linux/i2c-omap.h>
dbc04161 34
b2b9762f 35#include <asm/proc-fns.h>
4e65331c 36
e6a6e5ad 37#include "../plat-omap/common.h"
dbc04161 38
3a8761c0 39#include "i2c.h"
3d82cbbb 40#include "serial.h"
3a8761c0 41
54db6eee
TL
42#include "usb.h"
43
ec2c0825 44#define OMAP_INTC_START NR_IRQS
7d7e1eba 45
bbd707ac
SG
46#if defined(CONFIG_PM) && defined(CONFIG_ARCH_OMAP2)
47int omap2_pm_init(void);
48#else
49static inline int omap2_pm_init(void)
50{
51 return 0;
52}
53#endif
54
55#if defined(CONFIG_PM) && defined(CONFIG_ARCH_OMAP3)
56int omap3_pm_init(void);
57#else
58static inline int omap3_pm_init(void)
59{
60 return 0;
61}
62#endif
63
64#if defined(CONFIG_PM) && defined(CONFIG_ARCH_OMAP4)
65int omap4_pm_init(void);
66#else
67static inline int omap4_pm_init(void)
68{
69 return 0;
70}
71#endif
72
73#ifdef CONFIG_OMAP_MUX
74int omap_mux_late_init(void);
75#else
76static inline int omap_mux_late_init(void)
77{
78 return 0;
79}
80#endif
81
4e65331c
TL
82extern void omap2_init_common_infrastructure(void);
83
84extern struct sys_timer omap2_timer;
85extern struct sys_timer omap3_timer;
86extern struct sys_timer omap3_secure_timer;
08f30989 87extern struct sys_timer omap3_am33xx_timer;
4e65331c 88extern struct sys_timer omap4_timer;
37b3280d 89extern struct sys_timer omap5_timer;
4e65331c
TL
90
91void omap2420_init_early(void);
92void omap2430_init_early(void);
93void omap3430_init_early(void);
94void omap35xx_init_early(void);
95void omap3630_init_early(void);
96void omap3_init_early(void); /* Do not use this one */
ce3fc89a 97void am33xx_init_early(void);
4e65331c 98void am35xx_init_early(void);
a920360f 99void ti81xx_init_early(void);
08f30989 100void am33xx_init_early(void);
4e65331c 101void omap4430_init_early(void);
05e152c7 102void omap5_init_early(void);
bbd707ac
SG
103void omap3_init_late(void); /* Do not use this one */
104void omap4430_init_late(void);
105void omap2420_init_late(void);
106void omap2430_init_late(void);
107void omap3430_init_late(void);
108void omap35xx_init_late(void);
109void omap3630_init_late(void);
110void am35xx_init_late(void);
111void ti81xx_init_late(void);
112void omap4430_init_late(void);
113int omap2_common_pm_late_init(void);
baa95883 114void omap_prcm_restart(char, const char *);
4e65331c 115
b6a4226c
PW
116/* This gets called from mach-omap2/io.c, do not call this */
117void __init omap2_set_globals_tap(u32 class, void __iomem *tap);
118
119void __init omap242x_map_io(void);
120void __init omap243x_map_io(void);
121void __init omap3_map_io(void);
122void __init am33xx_map_io(void);
123void __init omap4_map_io(void);
124void __init omap5_map_io(void);
125void __init ti81xx_map_io(void);
126
127/* omap_barriers_init() is OMAP4 only */
2ec1fc4e 128void omap_barriers_init(void);
4e65331c
TL
129
130/**
131 * omap_test_timeout - busy-loop, testing a condition
132 * @cond: condition to test until it evaluates to true
133 * @timeout: maximum number of microseconds in the timeout
134 * @index: loop index (integer)
135 *
136 * Loop waiting for @cond to become true or until at least @timeout
137 * microseconds have passed. To use, define some integer @index in the
138 * calling code. After running, if @index == @timeout, then the loop has
139 * timed out.
140 */
141#define omap_test_timeout(cond, timeout, index) \
142({ \
143 for (index = 0; index < timeout; index++) { \
144 if (cond) \
145 break; \
146 udelay(1); \
147 } \
148})
149
150extern struct device *omap2_get_mpuss_device(void);
151extern struct device *omap2_get_iva_device(void);
152extern struct device *omap2_get_l3_device(void);
153extern struct device *omap4_get_dsp_device(void);
154
155void omap2_init_irq(void);
156void omap3_init_irq(void);
a920360f 157void ti81xx_init_irq(void);
4e65331c
TL
158extern int omap_irq_pending(void);
159void omap_intc_save_context(void);
160void omap_intc_restore_context(void);
161void omap3_intc_suspend(void);
162void omap3_intc_prepare_idle(void);
163void omap3_intc_resume_idle(void);
f88f4dd8
SS
164void omap2_intc_handle_irq(struct pt_regs *regs);
165void omap3_intc_handle_irq(struct pt_regs *regs);
c4082d49
S
166void omap_intc_of_init(void);
167void omap_gic_of_init(void);
4e65331c 168
4e65331c 169#ifdef CONFIG_CACHE_L2X0
02afe8a7 170extern void __iomem *omap4_get_l2cache_base(void);
4e65331c
TL
171#endif
172
52fa2120
BC
173struct device_node;
174#ifdef CONFIG_OF
c4082d49 175int __init intc_of_init(struct device_node *node,
52fa2120
BC
176 struct device_node *parent);
177#else
c4082d49 178int __init intc_of_init(struct device_node *node,
52fa2120
BC
179 struct device_node *parent)
180{
181 return 0;
182}
183#endif
184
02afe8a7
SS
185#ifdef CONFIG_SMP
186extern void __iomem *omap4_get_scu_base(void);
187#else
188static inline void __iomem *omap4_get_scu_base(void)
189{
190 return NULL;
191}
4e65331c
TL
192#endif
193
4e65331c
TL
194extern void __init gic_init_irq(void);
195extern void omap_smc1(u32 fn, u32 arg);
501f0c75 196extern void __iomem *omap4_get_sar_ram_base(void);
b2b9762f 197extern void omap_do_wfi(void);
4e65331c
TL
198
199#ifdef CONFIG_SMP
200/* Needed for secondary core boot */
201extern void omap_secondary_startup(void);
202extern u32 omap_modify_auxcoreboot0(u32 set_mask, u32 clear_mask);
203extern void omap_auxcoreboot_addr(u32 cpu_addr);
204extern u32 omap_read_auxcoreboot0(void);
06915321
MZ
205
206extern void omap4_cpu_die(unsigned int cpu);
207
208extern struct smp_operations omap4_smp_ops;
209
283f708c 210extern void omap5_secondary_startup(void);
4e65331c
TL
211#endif
212
b2b9762f
SS
213#if defined(CONFIG_SMP) && defined(CONFIG_PM)
214extern int omap4_mpuss_init(void);
215extern int omap4_enter_lowpower(unsigned int cpu, unsigned int power_state);
216extern int omap4_finish_suspend(unsigned long cpu_state);
217extern void omap4_cpu_resume(void);
b5b4f288 218extern int omap4_hotplug_cpu(unsigned int cpu, unsigned int power_state);
3ba2a739 219extern u32 omap4_mpuss_read_prev_context_state(void);
b2b9762f
SS
220#else
221static inline int omap4_enter_lowpower(unsigned int cpu,
222 unsigned int power_state)
223{
224 cpu_do_idle();
225 return 0;
226}
227
b5b4f288
SS
228static inline int omap4_hotplug_cpu(unsigned int cpu, unsigned int power_state)
229{
230 cpu_do_idle();
231 return 0;
232}
233
b2b9762f
SS
234static inline int omap4_mpuss_init(void)
235{
236 return 0;
237}
238
239static inline int omap4_finish_suspend(unsigned long cpu_state)
240{
241 return 0;
242}
243
244static inline void omap4_cpu_resume(void)
245{}
3ba2a739
SS
246
247static inline u32 omap4_mpuss_read_prev_context_state(void)
248{
249 return 0;
250}
b2b9762f 251#endif
258ee922
TL
252
253struct omap_sdrc_params;
254extern void omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
255 struct omap_sdrc_params *sdrc_cs1);
1ee47b0a
B
256struct omap2_hsmmc_info;
257extern int omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers);
f583f0f2 258extern void omap_reserve(void);
258ee922 259
b2b9762f 260#endif /* __ASSEMBLER__ */
4e65331c 261#endif /* __ARCH_ARM_MACH_OMAP2PLUS_COMMON_H */
This page took 0.077036 seconds and 5 git commands to generate.