ARM: OMAP2+: AM43x: soc_is support
[deliverable/linux.git] / arch / arm / mach-omap2 / id.c
CommitLineData
1dbae815
TL
1/*
2 * linux/arch/arm/mach-omap2/id.c
3 *
4 * OMAP2 CPU identification code
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
e49c4d27 9 * Copyright (C) 2009-11 Texas Instruments
44169075
SS
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
1dbae815
TL
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
1dbae815
TL
17#include <linux/module.h>
18#include <linux/kernel.h>
19#include <linux/init.h>
fced80c7 20#include <linux/io.h>
6770b211
RB
21#include <linux/slab.h>
22
23#ifdef CONFIG_SOC_BUS
24#include <linux/sys_soc.h>
25#endif
1dbae815 26
0ba8b9b2 27#include <asm/cputype.h>
1dbae815 28
4e65331c 29#include "common.h"
72d0f1c3 30
4952af43 31#include "id.h"
2e130fc3 32
dbc04161 33#include "soc.h"
4814ced5
PW
34#include "control.h"
35
42a1cc9c
IK
36#define OMAP4_SILICON_TYPE_STANDARD 0x01
37#define OMAP4_SILICON_TYPE_PERFORMANCE 0x02
38
f9d41eef
RB
39#define OMAP_SOC_MAX_NAME_LENGTH 16
40
84a34344 41static unsigned int omap_revision;
f9d41eef
RB
42static char soc_name[OMAP_SOC_MAX_NAME_LENGTH];
43static char soc_rev[OMAP_SOC_MAX_NAME_LENGTH];
cc0170b2 44u32 omap_features;
84a34344
LL
45
46unsigned int omap_rev(void)
47{
48 return omap_revision;
49}
50EXPORT_SYMBOL(omap_rev);
097c584c 51
8e25ad96
KH
52int omap_type(void)
53{
54 u32 val = 0;
55
edeae658 56 if (cpu_is_omap24xx()) {
8e25ad96 57 val = omap_ctrl_readl(OMAP24XX_CONTROL_STATUS);
971b8a9c 58 } else if (soc_is_am33xx()) {
fb3cfb1f 59 val = omap_ctrl_readl(AM33XX_CONTROL_STATUS);
edeae658 60 } else if (cpu_is_omap34xx()) {
8e25ad96 61 val = omap_ctrl_readl(OMAP343X_CONTROL_STATUS);
737daa03 62 } else if (cpu_is_omap44xx()) {
dcf5ef3f 63 val = omap_ctrl_readl(OMAP4_CTRL_MODULE_CORE_STATUS);
b13e80a8
S
64 } else if (soc_is_omap54xx()) {
65 val = omap_ctrl_readl(OMAP5XXX_CONTROL_STATUS);
66 val &= OMAP5_DEVICETYPE_MASK;
67 val >>= 6;
68 goto out;
edeae658 69 } else {
8e25ad96
KH
70 pr_err("Cannot detect omap type!\n");
71 goto out;
72 }
73
74 val &= OMAP2_DEVICETYPE_MASK;
75 val >>= 8;
76
77out:
78 return val;
79}
80EXPORT_SYMBOL(omap_type);
81
82
a8823143 83/*----------------------------------------------------------------------------*/
097c584c 84
a8823143
TL
85#define OMAP_TAP_IDCODE 0x0204
86#define OMAP_TAP_DIE_ID_0 0x0218
87#define OMAP_TAP_DIE_ID_1 0x021C
88#define OMAP_TAP_DIE_ID_2 0x0220
89#define OMAP_TAP_DIE_ID_3 0x0224
097c584c 90
b235e007
AG
91#define OMAP_TAP_DIE_ID_44XX_0 0x0200
92#define OMAP_TAP_DIE_ID_44XX_1 0x0208
93#define OMAP_TAP_DIE_ID_44XX_2 0x020c
94#define OMAP_TAP_DIE_ID_44XX_3 0x0210
95
a8823143 96#define read_tap_reg(reg) __raw_readl(tap_base + (reg))
097c584c 97
a8823143
TL
98struct omap_id {
99 u16 hawkeye; /* Silicon type (Hawkeye id) */
100 u8 dev; /* Device type from production_id reg */
84a34344 101 u32 type; /* Combined type id copied to omap_revision */
a8823143 102};
097c584c 103
a8823143
TL
104/* Register values to detect the OMAP version */
105static struct omap_id omap_ids[] __initdata = {
106 { .hawkeye = 0xb5d9, .dev = 0x0, .type = 0x24200024 },
107 { .hawkeye = 0xb5d9, .dev = 0x1, .type = 0x24201024 },
108 { .hawkeye = 0xb5d9, .dev = 0x2, .type = 0x24202024 },
109 { .hawkeye = 0xb5d9, .dev = 0x4, .type = 0x24220024 },
110 { .hawkeye = 0xb5d9, .dev = 0x8, .type = 0x24230024 },
111 { .hawkeye = 0xb68a, .dev = 0x0, .type = 0x24300024 },
112};
097c584c 113
a8823143
TL
114static void __iomem *tap_base;
115static u16 tap_prod_id;
1dbae815 116
2e130fc3
KRC
117void omap_get_die_id(struct omap_die_id *odi)
118{
b13e80a8 119 if (cpu_is_omap44xx() || soc_is_omap54xx()) {
b235e007
AG
120 odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_0);
121 odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_1);
122 odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_2);
123 odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_3);
124
125 return;
126 }
2e130fc3
KRC
127 odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_0);
128 odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_1);
129 odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_2);
130 odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_3);
131}
132
4de34f35 133void __init omap2xxx_check_revision(void)
1dbae815
TL
134{
135 int i, j;
a8823143 136 u32 idcode, prod_id;
1dbae815 137 u16 hawkeye;
a8823143 138 u8 dev_type, rev;
c46732bb 139 struct omap_die_id odi;
1dbae815
TL
140
141 idcode = read_tap_reg(OMAP_TAP_IDCODE);
0e564848 142 prod_id = read_tap_reg(tap_prod_id);
1dbae815
TL
143 hawkeye = (idcode >> 12) & 0xffff;
144 rev = (idcode >> 28) & 0x0f;
145 dev_type = (prod_id >> 16) & 0x0f;
c46732bb 146 omap_get_die_id(&odi);
1dbae815 147
097c584c
PW
148 pr_debug("OMAP_TAP_IDCODE 0x%08x REV %i HAWKEYE 0x%04x MANF %03x\n",
149 idcode, rev, hawkeye, (idcode >> 1) & 0x7ff);
c46732bb 150 pr_debug("OMAP_TAP_DIE_ID_0: 0x%08x\n", odi.id_0);
097c584c 151 pr_debug("OMAP_TAP_DIE_ID_1: 0x%08x DEV_REV: %i\n",
c46732bb
KRC
152 odi.id_1, (odi.id_1 >> 28) & 0xf);
153 pr_debug("OMAP_TAP_DIE_ID_2: 0x%08x\n", odi.id_2);
154 pr_debug("OMAP_TAP_DIE_ID_3: 0x%08x\n", odi.id_3);
097c584c
PW
155 pr_debug("OMAP_TAP_PROD_ID_0: 0x%08x DEV_TYPE: %i\n",
156 prod_id, dev_type);
157
1dbae815
TL
158 /* Check hawkeye ids */
159 for (i = 0; i < ARRAY_SIZE(omap_ids); i++) {
160 if (hawkeye == omap_ids[i].hawkeye)
161 break;
162 }
163
164 if (i == ARRAY_SIZE(omap_ids)) {
165 printk(KERN_ERR "Unknown OMAP CPU id\n");
166 return;
167 }
168
169 for (j = i; j < ARRAY_SIZE(omap_ids); j++) {
170 if (dev_type == omap_ids[j].dev)
171 break;
172 }
173
174 if (j == ARRAY_SIZE(omap_ids)) {
7852ec05
PW
175 pr_err("Unknown OMAP device type. Handling it as OMAP%04x\n",
176 omap_ids[i].type >> 16);
1dbae815
TL
177 j = i;
178 }
1dbae815 179
f9d41eef
RB
180 sprintf(soc_name, "OMAP%04x", omap_rev() >> 16);
181 sprintf(soc_rev, "ES%x", (omap_rev() >> 12) & 0xf);
182
183 pr_info("%s", soc_name);
84a34344 184 if ((omap_rev() >> 8) & 0x0f)
f9d41eef 185 pr_info("%s", soc_rev);
097c584c 186 pr_info("\n");
a8823143
TL
187}
188
50a01e64
VH
189#define OMAP3_SHOW_FEATURE(feat) \
190 if (omap3_has_ ##feat()) \
191 printk(#feat" ");
192
193static void __init omap3_cpuinfo(void)
194{
195 const char *cpu_name;
196
197 /*
198 * OMAP3430 and OMAP3530 are assumed to be same.
199 *
200 * OMAP3525, OMAP3515 and OMAP3503 can be detected only based
201 * on available features. Upon detection, update the CPU id
202 * and CPU class bits.
203 */
204 if (cpu_is_omap3630()) {
205 cpu_name = "OMAP3630";
68a88b98 206 } else if (soc_is_am35xx()) {
50a01e64
VH
207 cpu_name = (omap3_has_sgx()) ? "AM3517" : "AM3505";
208 } else if (cpu_is_ti816x()) {
209 cpu_name = "TI816X";
971b8a9c 210 } else if (soc_is_am335x()) {
50a01e64
VH
211 cpu_name = "AM335X";
212 } else if (cpu_is_ti814x()) {
213 cpu_name = "TI814X";
214 } else if (omap3_has_iva() && omap3_has_sgx()) {
215 /* OMAP3430, OMAP3525, OMAP3515, OMAP3503 devices */
216 cpu_name = "OMAP3430/3530";
217 } else if (omap3_has_iva()) {
218 cpu_name = "OMAP3525";
219 } else if (omap3_has_sgx()) {
220 cpu_name = "OMAP3515";
221 } else {
222 cpu_name = "OMAP3503";
223 }
224
f9d41eef
RB
225 sprintf(soc_name, "%s", cpu_name);
226
50a01e64 227 /* Print verbose information */
f9d41eef 228 pr_info("%s %s (", soc_name, soc_rev);
50a01e64
VH
229
230 OMAP3_SHOW_FEATURE(l2cache);
231 OMAP3_SHOW_FEATURE(iva);
232 OMAP3_SHOW_FEATURE(sgx);
233 OMAP3_SHOW_FEATURE(neon);
234 OMAP3_SHOW_FEATURE(isp);
235 OMAP3_SHOW_FEATURE(192mhz_clk);
236
237 printk(")\n");
238}
239
8384ce07
SP
240#define OMAP3_CHECK_FEATURE(status,feat) \
241 if (((status & OMAP3_ ##feat## _MASK) \
242 >> OMAP3_ ##feat## _SHIFT) != FEAT_ ##feat## _NONE) { \
cc0170b2 243 omap_features |= OMAP3_HAS_ ##feat; \
8384ce07
SP
244 }
245
4de34f35 246void __init omap3xxx_check_features(void)
8384ce07
SP
247{
248 u32 status;
249
cc0170b2 250 omap_features = 0;
8384ce07
SP
251
252 status = omap_ctrl_readl(OMAP3_CONTROL_OMAP_STATUS);
253
254 OMAP3_CHECK_FEATURE(status, L2CACHE);
255 OMAP3_CHECK_FEATURE(status, IVA);
256 OMAP3_CHECK_FEATURE(status, SGX);
257 OMAP3_CHECK_FEATURE(status, NEON);
258 OMAP3_CHECK_FEATURE(status, ISP);
7356f0b2 259 if (cpu_is_omap3630())
cc0170b2 260 omap_features |= OMAP3_HAS_192MHZ_CLK;
b02b9172 261 if (cpu_is_omap3430() || cpu_is_omap3630())
cc0170b2 262 omap_features |= OMAP3_HAS_IO_WAKEUP;
b02b9172
PW
263 if (cpu_is_omap3630() || omap_rev() == OMAP3430_REV_ES3_1 ||
264 omap_rev() == OMAP3430_REV_ES3_1_2)
265 omap_features |= OMAP3_HAS_IO_CHAIN_CTRL;
8384ce07 266
cc0170b2 267 omap_features |= OMAP3_HAS_SDRC;
01001712 268
1ce02996
MG
269 /*
270 * am35x fixups:
271 * - The am35x Chip ID register has bits 12, 7:5, and 3:2 marked as
272 * reserved and therefore return 0 when read. Unfortunately,
273 * OMAP3_CHECK_FEATURE() will interpret some of those zeroes to
274 * mean that a feature is present even though it isn't so clear
275 * the incorrectly set feature bits.
276 */
277 if (soc_is_am35xx())
278 omap_features &= ~(OMAP3_HAS_IVA | OMAP3_HAS_ISP);
279
8384ce07
SP
280 /*
281 * TODO: Get additional info (where applicable)
282 * e.g. Size of L2 cache.
283 */
4de34f35
VH
284
285 omap3_cpuinfo();
8384ce07
SP
286}
287
4de34f35 288void __init omap4xxx_check_features(void)
cc0170b2
A
289{
290 u32 si_type;
291
42a1cc9c
IK
292 si_type =
293 (read_tap_reg(OMAP4_CTRL_MODULE_CORE_STD_FUSE_PROD_ID_1) >> 16) & 0x03;
cc0170b2 294
42a1cc9c
IK
295 if (si_type == OMAP4_SILICON_TYPE_PERFORMANCE)
296 omap_features = OMAP4_HAS_PERF_SILICON;
cc0170b2
A
297}
298
4de34f35 299void __init ti81xx_check_features(void)
01001712 300{
cc0170b2 301 omap_features = OMAP3_HAS_NEON;
4de34f35 302 omap3_cpuinfo();
01001712
HP
303}
304
4de34f35 305void __init omap3xxx_check_revision(void)
a8823143 306{
f9d41eef 307 const char *cpu_rev;
a8823143
TL
308 u32 cpuid, idcode;
309 u16 hawkeye;
310 u8 rev;
a8823143
TL
311
312 /*
313 * We cannot access revision registers on ES1.0.
314 * If the processor type is Cortex-A8 and the revision is 0x0
315 * it means its Cortex r0p0 which is 3430 ES1.0.
316 */
ac52e83f 317 cpuid = read_cpuid_id();
a8823143 318 if ((((cpuid >> 4) & 0xfff) == 0xc08) && ((cpuid & 0xf) == 0x0)) {
84a34344 319 omap_revision = OMAP3430_REV_ES1_0;
50a01e64 320 cpu_rev = "1.0";
048f4bd7 321 return;
a8823143
TL
322 }
323
324 /*
325 * Detection for 34xx ES2.0 and above can be done with just
326 * hawkeye and rev. See TRM 1.5.2 Device Identification.
327 * Note that rev does not map directly to our defined processor
328 * revision numbers as ES1.0 uses value 0.
329 */
330 idcode = read_tap_reg(OMAP_TAP_IDCODE);
331 hawkeye = (idcode >> 12) & 0xffff;
332 rev = (idcode >> 28) & 0xff;
097c584c 333
2456a10f
NM
334 switch (hawkeye) {
335 case 0xb7ae:
336 /* Handle 34xx/35xx devices */
a8823143 337 switch (rev) {
048f4bd7
SP
338 case 0: /* Take care of early samples */
339 case 1:
84a34344 340 omap_revision = OMAP3430_REV_ES2_0;
50a01e64 341 cpu_rev = "2.0";
a8823143
TL
342 break;
343 case 2:
84a34344 344 omap_revision = OMAP3430_REV_ES2_1;
50a01e64 345 cpu_rev = "2.1";
a8823143
TL
346 break;
347 case 3:
84a34344 348 omap_revision = OMAP3430_REV_ES3_0;
50a01e64 349 cpu_rev = "3.0";
a8823143 350 break;
187e688d 351 case 4:
e9acb9b6 352 omap_revision = OMAP3430_REV_ES3_1;
50a01e64 353 cpu_rev = "3.1";
e9acb9b6
TL
354 break;
355 case 7:
edeae658 356 /* FALLTHROUGH */
a8823143
TL
357 default:
358 /* Use the latest known revision as default */
e9acb9b6 359 omap_revision = OMAP3430_REV_ES3_1_2;
50a01e64 360 cpu_rev = "3.1.2";
a8823143 361 }
2456a10f 362 break;
4cac6018 363 case 0xb868:
1f1b0353
PW
364 /*
365 * Handle OMAP/AM 3505/3517 devices
4cac6018 366 *
1f1b0353 367 * Set the device to be OMAP3517 here. Actual device
4cac6018
SP
368 * is identified later based on the features.
369 */
9ed2ba7a
PW
370 switch (rev) {
371 case 0:
68a88b98 372 omap_revision = AM35XX_REV_ES1_0;
50a01e64 373 cpu_rev = "1.0";
9ed2ba7a
PW
374 break;
375 case 1:
376 /* FALLTHROUGH */
377 default:
68a88b98 378 omap_revision = AM35XX_REV_ES1_1;
50a01e64 379 cpu_rev = "1.1";
9ed2ba7a 380 }
4cac6018 381 break;
edeae658 382 case 0xb891:
b0a1a6ce 383 /* Handle 36xx devices */
b0a1a6ce
AG
384
385 switch(rev) {
386 case 0: /* Take care of early samples */
387 omap_revision = OMAP3630_REV_ES1_0;
50a01e64 388 cpu_rev = "1.0";
b0a1a6ce
AG
389 break;
390 case 1:
391 omap_revision = OMAP3630_REV_ES1_1;
50a01e64 392 cpu_rev = "1.1";
b0a1a6ce
AG
393 break;
394 case 2:
51ec811a 395 /* FALLTHROUGH */
b0a1a6ce 396 default:
51ec811a 397 omap_revision = OMAP3630_REV_ES1_2;
50a01e64 398 cpu_rev = "1.2";
b0a1a6ce 399 }
77c0870c 400 break;
01001712 401 case 0xb81e:
01001712
HP
402 switch (rev) {
403 case 0:
404 omap_revision = TI8168_REV_ES1_0;
50a01e64 405 cpu_rev = "1.0";
01001712
HP
406 break;
407 case 1:
51ec811a 408 /* FALLTHROUGH */
01001712 409 default:
51ec811a 410 omap_revision = TI8168_REV_ES1_1;
50a01e64 411 cpu_rev = "1.1";
3b32b7d6 412 break;
01001712
HP
413 }
414 break;
1e6cb146 415 case 0xb944:
5af044f4
AC
416 switch (rev) {
417 case 0:
418 omap_revision = AM335X_REV_ES1_0;
419 cpu_rev = "1.0";
420 break;
421 case 1:
5af044f4
AC
422 omap_revision = AM335X_REV_ES2_0;
423 cpu_rev = "2.0";
424 break;
d240ef30
VH
425 case 2:
426 /* FALLTHROUGH */
427 default:
428 omap_revision = AM335X_REV_ES2_1;
429 cpu_rev = "2.1";
430 break;
5af044f4 431 }
c2d13554 432 break;
4390f5b2
HP
433 case 0xb8f2:
434 switch (rev) {
435 case 0:
436 /* FALLTHROUGH */
437 case 1:
438 omap_revision = TI8148_REV_ES1_0;
50a01e64 439 cpu_rev = "1.0";
4390f5b2
HP
440 break;
441 case 2:
442 omap_revision = TI8148_REV_ES2_0;
50a01e64 443 cpu_rev = "2.0";
4390f5b2
HP
444 break;
445 case 3:
446 /* FALLTHROUGH */
447 default:
448 omap_revision = TI8148_REV_ES2_1;
50a01e64 449 cpu_rev = "2.1";
4390f5b2
HP
450 break;
451 }
1e6cb146 452 break;
2456a10f 453 default:
51ec811a 454 /* Unknown default to latest silicon rev as default */
3b32b7d6 455 omap_revision = OMAP3630_REV_ES1_2;
50a01e64 456 cpu_rev = "1.2";
51ec811a 457 pr_warn("Warning: unknown chip type; assuming OMAP3630ES1.2\n");
a8823143 458 }
f9d41eef 459 sprintf(soc_rev, "ES%s", cpu_rev);
1dbae815
TL
460}
461
4de34f35 462void __init omap4xxx_check_revision(void)
b570e0ec
SS
463{
464 u32 idcode;
465 u16 hawkeye;
466 u8 rev;
b570e0ec
SS
467
468 /*
469 * The IC rev detection is done with hawkeye and rev.
470 * Note that rev does not map directly to defined processor
471 * revision numbers as ES1.0 uses value 0.
472 */
473 idcode = read_tap_reg(OMAP_TAP_IDCODE);
474 hawkeye = (idcode >> 12) & 0xffff;
e49c4d27 475 rev = (idcode >> 28) & 0xf;
b570e0ec 476
ed6be0ba 477 /*
fa54dccd 478 * Few initial 4430 ES2.0 samples IDCODE is same as ES1.0
ed6be0ba
SS
479 * Use ARM register to detect the correct ES version
480 */
ec023e46 481 if (!rev && (hawkeye != 0xb94e) && (hawkeye != 0xb975)) {
ac52e83f 482 idcode = read_cpuid_id();
ed6be0ba
SS
483 rev = (idcode & 0xf) - 1;
484 }
485
486 switch (hawkeye) {
487 case 0xb852:
488 switch (rev) {
489 case 0:
490 omap_revision = OMAP4430_REV_ES1_0;
ed6be0ba
SS
491 break;
492 case 1:
e49c4d27 493 default:
ed6be0ba 494 omap_revision = OMAP4430_REV_ES2_0;
e49c4d27
NK
495 }
496 break;
497 case 0xb95c:
498 switch (rev) {
499 case 3:
500 omap_revision = OMAP4430_REV_ES2_1;
ed6be0ba 501 break;
e49c4d27 502 case 4:
e49c4d27 503 omap_revision = OMAP4430_REV_ES2_2;
55035c15
DA
504 break;
505 case 6:
506 default:
507 omap_revision = OMAP4430_REV_ES2_3;
e49c4d27
NK
508 }
509 break;
fa54dccd
A
510 case 0xb94e:
511 switch (rev) {
512 case 0:
fa54dccd 513 omap_revision = OMAP4460_REV_ES1_0;
fa54dccd 514 break;
33ee0db5
CL
515 case 2:
516 default:
517 omap_revision = OMAP4460_REV_ES1_1;
518 break;
fa54dccd
A
519 }
520 break;
ec023e46
LI
521 case 0xb975:
522 switch (rev) {
523 case 0:
524 default:
525 omap_revision = OMAP4470_REV_ES1_0;
526 break;
527 }
528 break;
ed6be0ba 529 default:
e49c4d27 530 /* Unknown default to latest silicon rev as default */
55035c15 531 omap_revision = OMAP4430_REV_ES2_3;
b570e0ec
SS
532 }
533
f9d41eef
RB
534 sprintf(soc_name, "OMAP%04x", omap_rev() >> 16);
535 sprintf(soc_rev, "ES%d.%d", (omap_rev() >> 12) & 0xf,
536 (omap_rev() >> 8) & 0xf);
537 pr_info("%s %s\n", soc_name, soc_rev);
b570e0ec
SS
538}
539
b13e80a8
S
540void __init omap5xxx_check_revision(void)
541{
542 u32 idcode;
543 u16 hawkeye;
544 u8 rev;
545
546 idcode = read_tap_reg(OMAP_TAP_IDCODE);
547 hawkeye = (idcode >> 12) & 0xffff;
548 rev = (idcode >> 28) & 0xff;
549 switch (hawkeye) {
550 case 0xb942:
551 switch (rev) {
552 case 0:
b13e80a8 553 omap_revision = OMAP5430_REV_ES1_0;
5a898a78
SS
554 break;
555 case 1:
556 default:
557 omap_revision = OMAP5430_REV_ES2_0;
b13e80a8
S
558 }
559 break;
560
561 case 0xb998:
562 switch (rev) {
563 case 0:
b13e80a8 564 omap_revision = OMAP5432_REV_ES1_0;
5a898a78
SS
565 break;
566 case 1:
567 default:
568 omap_revision = OMAP5432_REV_ES2_0;
b13e80a8
S
569 }
570 break;
571
572 default:
573 /* Unknown default to latest silicon rev as default*/
5a898a78 574 omap_revision = OMAP5430_REV_ES2_0;
b13e80a8
S
575 }
576
f9d41eef
RB
577 sprintf(soc_name, "OMAP%04x", omap_rev() >> 16);
578 sprintf(soc_rev, "ES%d.0", (omap_rev() >> 12) & 0xf);
579
580 pr_info("%s %s\n", soc_name, soc_rev);
b13e80a8
S
581}
582
a8823143
TL
583/*
584 * Set up things for map_io and processor detection later on. Gets called
585 * pretty much first thing from board init. For multi-omap, this gets
586 * cpu_is_omapxxxx() working accurately enough for map_io. Then we'll try to
587 * detect the exact revision later on in omap2_detect_revision() once map_io
588 * is done.
589 */
b6a4226c 590void __init omap2_set_globals_tap(u32 class, void __iomem *tap)
0e564848 591{
b6a4226c
PW
592 omap_revision = class;
593 tap_base = tap;
0e564848 594
b6a4226c 595 /* XXX What is this intended to do? */
a8823143 596 if (cpu_is_omap34xx())
0e564848
TL
597 tap_prod_id = 0x0210;
598 else
599 tap_prod_id = 0x0208;
600}
6770b211
RB
601
602#ifdef CONFIG_SOC_BUS
603
604static const char const *omap_types[] = {
605 [OMAP2_DEVICE_TYPE_TEST] = "TST",
606 [OMAP2_DEVICE_TYPE_EMU] = "EMU",
607 [OMAP2_DEVICE_TYPE_SEC] = "HS",
608 [OMAP2_DEVICE_TYPE_GP] = "GP",
609 [OMAP2_DEVICE_TYPE_BAD] = "BAD",
610};
611
612static const char * __init omap_get_family(void)
613{
614 if (cpu_is_omap24xx())
615 return kasprintf(GFP_KERNEL, "OMAP2");
616 else if (cpu_is_omap34xx())
617 return kasprintf(GFP_KERNEL, "OMAP3");
618 else if (cpu_is_omap44xx())
619 return kasprintf(GFP_KERNEL, "OMAP4");
620 else if (soc_is_omap54xx())
621 return kasprintf(GFP_KERNEL, "OMAP5");
622 else
623 return kasprintf(GFP_KERNEL, "Unknown");
624}
625
626static ssize_t omap_get_type(struct device *dev,
627 struct device_attribute *attr,
628 char *buf)
629{
630 return sprintf(buf, "%s\n", omap_types[omap_type()]);
631}
632
633static struct device_attribute omap_soc_attr =
634 __ATTR(type, S_IRUGO, omap_get_type, NULL);
635
636void __init omap_soc_device_init(void)
637{
638 struct device *parent;
639 struct soc_device *soc_dev;
640 struct soc_device_attribute *soc_dev_attr;
641
642 soc_dev_attr = kzalloc(sizeof(*soc_dev_attr), GFP_KERNEL);
643 if (!soc_dev_attr)
644 return;
645
646 soc_dev_attr->machine = soc_name;
647 soc_dev_attr->family = omap_get_family();
648 soc_dev_attr->revision = soc_rev;
649
650 soc_dev = soc_device_register(soc_dev_attr);
b1dd11d6 651 if (IS_ERR(soc_dev)) {
6770b211
RB
652 kfree(soc_dev_attr);
653 return;
654 }
655
656 parent = soc_device_to_device(soc_dev);
b1dd11d6 657 device_create_file(parent, &omap_soc_attr);
6770b211
RB
658}
659#endif /* CONFIG_SOC_BUS */
This page took 0.521236 seconds and 5 git commands to generate.