ARM: OMAP: unwrap strings
[deliverable/linux.git] / arch / arm / mach-omap2 / irq.c
CommitLineData
1dbae815 1/*
f30c2269 2 * linux/arch/arm/mach-omap2/irq.c
1dbae815
TL
3 *
4 * Interrupt handler for OMAP2 boards.
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Author: Paul Mundt <paul.mundt@nokia.com>
8 *
9 * This file is subject to the terms and conditions of the GNU General Public
10 * License. See the file "COPYING" in the main directory of this archive
11 * for more details.
12 */
13#include <linux/kernel.h>
52fa2120 14#include <linux/module.h>
1dbae815 15#include <linux/init.h>
1dbae815 16#include <linux/interrupt.h>
2e7509e5 17#include <linux/io.h>
ee0839c2 18
2db14997 19#include <asm/exception.h>
1dbae815 20#include <asm/mach/irq.h>
52fa2120
BC
21#include <linux/irqdomain.h>
22#include <linux/of.h>
23#include <linux/of_address.h>
c4082d49 24#include <linux/of_irq.h>
1dbae815 25
ee0839c2
TL
26#include <mach/hardware.h>
27
28#include "iomap.h"
e2ed89fc 29#include "common.h"
2e7509e5
PW
30
31/* selected INTC register offsets */
32
33#define INTC_REVISION 0x0000
34#define INTC_SYSCONFIG 0x0010
35#define INTC_SYSSTATUS 0x0014
6ccc4c0d 36#define INTC_SIR 0x0040
2e7509e5 37#define INTC_CONTROL 0x0048
0addd61b
RN
38#define INTC_PROTECTION 0x004C
39#define INTC_IDLE 0x0050
40#define INTC_THRESHOLD 0x0068
41#define INTC_MIR0 0x0084
2e7509e5
PW
42#define INTC_MIR_CLEAR0 0x0088
43#define INTC_MIR_SET0 0x008c
44#define INTC_PENDING_IRQ0 0x0098
2e7509e5
PW
45/* Number of IRQ state bits in each MIR register */
46#define IRQ_BITS_PER_REG 32
1dbae815 47
2db14997
MZ
48#define OMAP2_IRQ_BASE OMAP2_L4_IO_ADDRESS(OMAP24XX_IC_BASE)
49#define OMAP3_IRQ_BASE OMAP2_L4_IO_ADDRESS(OMAP34XX_IC_BASE)
50#define INTCPS_SIR_IRQ_OFFSET 0x0040 /* omap2/3 active interrupt offset */
51#define ACTIVEIRQ_MASK 0x7f /* omap2/3 active interrupt bits */
52
1dbae815
TL
53/*
54 * OMAP2 has a number of different interrupt controllers, each interrupt
55 * controller is identified as its own "bank". Register definitions are
56 * fairly consistent for each bank, but not all registers are implemented
57 * for each bank.. when in doubt, consult the TRM.
58 */
59static struct omap_irq_bank {
e8a91c95 60 void __iomem *base_reg;
1dbae815
TL
61 unsigned int nr_irqs;
62} __attribute__ ((aligned(4))) irq_banks[] = {
63 {
64 /* MPU INTC */
1dbae815 65 .nr_irqs = 96,
646e3ed1 66 },
1dbae815
TL
67};
68
52fa2120
BC
69static struct irq_domain *domain;
70
0addd61b
RN
71/* Structure to save interrupt controller context */
72struct omap3_intc_regs {
73 u32 sysconfig;
74 u32 protection;
75 u32 idle;
76 u32 threshold;
77 u32 ilr[INTCPS_NR_IRQS];
78 u32 mir[INTCPS_NR_MIR_REGS];
79};
80
2e7509e5
PW
81/* INTC bank register get/set */
82
83static void intc_bank_write_reg(u32 val, struct omap_irq_bank *bank, u16 reg)
84{
85 __raw_writel(val, bank->base_reg + reg);
86}
87
88static u32 intc_bank_read_reg(struct omap_irq_bank *bank, u16 reg)
89{
90 return __raw_readl(bank->base_reg + reg);
91}
92
1dbae815 93/* XXX: FIQ and additional INTC support (only MPU at the moment) */
df303477 94static void omap_ack_irq(struct irq_data *d)
1dbae815 95{
2e7509e5 96 intc_bank_write_reg(0x1, &irq_banks[0], INTC_CONTROL);
1dbae815
TL
97}
98
df303477 99static void omap_mask_ack_irq(struct irq_data *d)
1dbae815 100{
667a11fa 101 irq_gc_mask_disable_reg(d);
df303477 102 omap_ack_irq(d);
1dbae815
TL
103}
104
1dbae815
TL
105static void __init omap_irq_bank_init_one(struct omap_irq_bank *bank)
106{
107 unsigned long tmp;
108
2e7509e5 109 tmp = intc_bank_read_reg(bank, INTC_REVISION) & 0xff;
7852ec05
PW
110 pr_info("IRQ: Found an INTC at 0x%p (revision %ld.%ld) with %d interrupts\n",
111 bank->base_reg, tmp >> 4, tmp & 0xf, bank->nr_irqs);
1dbae815 112
2e7509e5 113 tmp = intc_bank_read_reg(bank, INTC_SYSCONFIG);
1dbae815 114 tmp |= 1 << 1; /* soft reset */
2e7509e5 115 intc_bank_write_reg(tmp, bank, INTC_SYSCONFIG);
1dbae815 116
2e7509e5 117 while (!(intc_bank_read_reg(bank, INTC_SYSSTATUS) & 0x1))
1dbae815 118 /* Wait for reset to complete */;
375e12ab
JY
119
120 /* Enable autoidle */
2e7509e5 121 intc_bank_write_reg(1 << 0, bank, INTC_SYSCONFIG);
1dbae815
TL
122}
123
94434535
JH
124int omap_irq_pending(void)
125{
126 int i;
127
128 for (i = 0; i < ARRAY_SIZE(irq_banks); i++) {
129 struct omap_irq_bank *bank = irq_banks + i;
130 int irq;
131
132 for (irq = 0; irq < bank->nr_irqs; irq += 32)
133 if (intc_bank_read_reg(bank, INTC_PENDING_IRQ0 +
134 ((irq >> 5) << 5)))
135 return 1;
136 }
137 return 0;
138}
139
667a11fa
TL
140static __init void
141omap_alloc_gc(void __iomem *base, unsigned int irq_start, unsigned int num)
142{
143 struct irq_chip_generic *gc;
144 struct irq_chip_type *ct;
145
146 gc = irq_alloc_generic_chip("INTC", 1, irq_start, base,
147 handle_level_irq);
148 ct = gc->chip_types;
149 ct->chip.irq_ack = omap_mask_ack_irq;
150 ct->chip.irq_mask = irq_gc_mask_disable_reg;
151 ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
e3c83c2d 152 ct->chip.flags |= IRQCHIP_SKIP_SET_WAKE;
667a11fa 153
667a11fa
TL
154 ct->regs.enable = INTC_MIR_CLEAR0;
155 ct->regs.disable = INTC_MIR_SET0;
156 irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
157 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
158}
159
52fa2120
BC
160static void __init omap_init_irq(u32 base, int nr_irqs,
161 struct device_node *node)
1dbae815 162{
ab65be26 163 void __iomem *omap_irq_base;
4b1135a2 164 unsigned long nr_of_irqs = 0;
1dbae815 165 unsigned int nr_banks = 0;
52fa2120 166 int i, j, irq_base;
1dbae815 167
741e3a89
TL
168 omap_irq_base = ioremap(base, SZ_4K);
169 if (WARN_ON(!omap_irq_base))
170 return;
171
52fa2120
BC
172 irq_base = irq_alloc_descs(-1, 0, nr_irqs, 0);
173 if (irq_base < 0) {
174 pr_warn("Couldn't allocate IRQ numbers\n");
175 irq_base = 0;
176 }
177
178 domain = irq_domain_add_legacy(node, nr_irqs, irq_base, 0,
179 &irq_domain_simple_ops, NULL);
180
1dbae815
TL
181 for (i = 0; i < ARRAY_SIZE(irq_banks); i++) {
182 struct omap_irq_bank *bank = irq_banks + i;
183
741e3a89 184 bank->nr_irqs = nr_irqs;
01001712 185
1b26fe86
TL
186 /* Static mapping, never released */
187 bank->base_reg = ioremap(base, SZ_4K);
188 if (!bank->base_reg) {
52fa2120 189 pr_err("Could not ioremap irq bank%i\n", i);
1b26fe86
TL
190 continue;
191 }
2e7509e5 192
1dbae815
TL
193 omap_irq_bank_init_one(bank);
194
5c30cdfa 195 for (j = 0; j < bank->nr_irqs; j += 32)
52fa2120 196 omap_alloc_gc(bank->base_reg + j, j + irq_base, 32);
667a11fa 197
4b1135a2 198 nr_of_irqs += bank->nr_irqs;
1dbae815
TL
199 nr_banks++;
200 }
201
52fa2120
BC
202 pr_info("Total of %ld interrupts on %d active controller%s\n",
203 nr_of_irqs, nr_banks, nr_banks > 1 ? "s" : "");
1dbae815
TL
204}
205
741e3a89
TL
206void __init omap2_init_irq(void)
207{
52fa2120 208 omap_init_irq(OMAP24XX_IC_BASE, 96, NULL);
741e3a89
TL
209}
210
211void __init omap3_init_irq(void)
212{
52fa2120 213 omap_init_irq(OMAP34XX_IC_BASE, 96, NULL);
741e3a89
TL
214}
215
a920360f 216void __init ti81xx_init_irq(void)
741e3a89 217{
52fa2120 218 omap_init_irq(OMAP34XX_IC_BASE, 128, NULL);
741e3a89
TL
219}
220
2db14997
MZ
221static inline void omap_intc_handle_irq(void __iomem *base_addr, struct pt_regs *regs)
222{
223 u32 irqnr;
224
225 do {
226 irqnr = readl_relaxed(base_addr + 0x98);
227 if (irqnr)
228 goto out;
229
230 irqnr = readl_relaxed(base_addr + 0xb8);
231 if (irqnr)
232 goto out;
233
234 irqnr = readl_relaxed(base_addr + 0xd8);
33959553 235#ifdef CONFIG_SOC_TI81XX
2db14997
MZ
236 if (irqnr)
237 goto out;
238 irqnr = readl_relaxed(base_addr + 0xf8);
239#endif
240
241out:
242 if (!irqnr)
243 break;
244
245 irqnr = readl_relaxed(base_addr + INTCPS_SIR_IRQ_OFFSET);
246 irqnr &= ACTIVEIRQ_MASK;
247
52fa2120
BC
248 if (irqnr) {
249 irqnr = irq_find_mapping(domain, irqnr);
2db14997 250 handle_IRQ(irqnr, regs);
52fa2120 251 }
2db14997
MZ
252 } while (irqnr);
253}
254
255asmlinkage void __exception_irq_entry omap2_intc_handle_irq(struct pt_regs *regs)
256{
257 void __iomem *base_addr = OMAP2_IRQ_BASE;
258 omap_intc_handle_irq(base_addr, regs);
259}
260
c4082d49 261int __init intc_of_init(struct device_node *node,
52fa2120
BC
262 struct device_node *parent)
263{
264 struct resource res;
b56f2cb7 265 u32 nr_irq = 96;
52fa2120
BC
266
267 if (WARN_ON(!node))
268 return -ENODEV;
269
270 if (of_address_to_resource(node, 0, &res)) {
271 WARN(1, "unable to get intc registers\n");
272 return -EINVAL;
273 }
274
b56f2cb7
V
275 if (of_property_read_u32(node, "ti,intc-size", &nr_irq))
276 pr_warn("unable to get intc-size, default to %d\n", nr_irq);
52fa2120 277
b56f2cb7 278 omap_init_irq(res.start, nr_irq, of_node_get(node));
52fa2120
BC
279
280 return 0;
281}
282
c4082d49
S
283static struct of_device_id irq_match[] __initdata = {
284 { .compatible = "ti,omap2-intc", .data = intc_of_init, },
285 { }
286};
287
288void __init omap_intc_of_init(void)
289{
290 of_irq_init(irq_match);
291}
292
08f30989 293#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_SOC_AM33XX)
ee23b93d
FB
294static struct omap3_intc_regs intc_context[ARRAY_SIZE(irq_banks)];
295
0addd61b
RN
296void omap_intc_save_context(void)
297{
298 int ind = 0, i = 0;
299 for (ind = 0; ind < ARRAY_SIZE(irq_banks); ind++) {
300 struct omap_irq_bank *bank = irq_banks + ind;
301 intc_context[ind].sysconfig =
302 intc_bank_read_reg(bank, INTC_SYSCONFIG);
303 intc_context[ind].protection =
304 intc_bank_read_reg(bank, INTC_PROTECTION);
305 intc_context[ind].idle =
306 intc_bank_read_reg(bank, INTC_IDLE);
307 intc_context[ind].threshold =
308 intc_bank_read_reg(bank, INTC_THRESHOLD);
309 for (i = 0; i < INTCPS_NR_IRQS; i++)
310 intc_context[ind].ilr[i] =
2329e7cc 311 intc_bank_read_reg(bank, (0x100 + 0x4*i));
0addd61b
RN
312 for (i = 0; i < INTCPS_NR_MIR_REGS; i++)
313 intc_context[ind].mir[i] =
314 intc_bank_read_reg(&irq_banks[0], INTC_MIR0 +
315 (0x20 * i));
316 }
317}
318
319void omap_intc_restore_context(void)
320{
321 int ind = 0, i = 0;
322
323 for (ind = 0; ind < ARRAY_SIZE(irq_banks); ind++) {
324 struct omap_irq_bank *bank = irq_banks + ind;
325 intc_bank_write_reg(intc_context[ind].sysconfig,
326 bank, INTC_SYSCONFIG);
327 intc_bank_write_reg(intc_context[ind].sysconfig,
328 bank, INTC_SYSCONFIG);
329 intc_bank_write_reg(intc_context[ind].protection,
330 bank, INTC_PROTECTION);
331 intc_bank_write_reg(intc_context[ind].idle,
332 bank, INTC_IDLE);
333 intc_bank_write_reg(intc_context[ind].threshold,
334 bank, INTC_THRESHOLD);
335 for (i = 0; i < INTCPS_NR_IRQS; i++)
336 intc_bank_write_reg(intc_context[ind].ilr[i],
2329e7cc 337 bank, (0x100 + 0x4*i));
0addd61b
RN
338 for (i = 0; i < INTCPS_NR_MIR_REGS; i++)
339 intc_bank_write_reg(intc_context[ind].mir[i],
340 &irq_banks[0], INTC_MIR0 + (0x20 * i));
341 }
342 /* MIRs are saved and restore with other PRCM registers */
343}
2bbe3af3
TK
344
345void omap3_intc_suspend(void)
346{
347 /* A pending interrupt would prevent OMAP from entering suspend */
a7022d60 348 omap_ack_irq(NULL);
2bbe3af3 349}
f18cc2ff
TK
350
351void omap3_intc_prepare_idle(void)
352{
447b8da5
JP
353 /*
354 * Disable autoidle as it can stall interrupt controller,
355 * cf. errata ID i540 for 3430 (all revisions up to 3.1.x)
356 */
f18cc2ff
TK
357 intc_bank_write_reg(0, &irq_banks[0], INTC_SYSCONFIG);
358}
359
360void omap3_intc_resume_idle(void)
361{
362 /* Re-enable autoidle */
363 intc_bank_write_reg(1, &irq_banks[0], INTC_SYSCONFIG);
364}
2db14997
MZ
365
366asmlinkage void __exception_irq_entry omap3_intc_handle_irq(struct pt_regs *regs)
367{
368 void __iomem *base_addr = OMAP3_IRQ_BASE;
369 omap_intc_handle_irq(base_addr, regs);
370}
0addd61b 371#endif /* CONFIG_ARCH_OMAP3 */
This page took 0.553676 seconds and 5 git commands to generate.