ARM: omap: preemptively fix section mismatch in omap4_sdp4430_wifi_mux_init()
[deliverable/linux.git] / arch / arm / mach-omap2 / omap-headsmp.S
CommitLineData
367cd31e
SS
1/*
2 * Secondary CPU startup routine source file.
3 *
4 * Copyright (C) 2009 Texas Instruments, Inc.
5 *
6 * Author:
7 * Santosh Shilimkar <santosh.shilimkar@ti.com>
8 *
9 * Interface functions needed for the SMP. This file is based on arm
10 * realview smp platform.
11 * Copyright (c) 2003 ARM Limited.
12 *
13 * This program is free software,you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/linkage.h>
19#include <linux/init.h>
20
367cd31e
SS
21/*
22 * OMAP4 specific entry point for secondary CPU to jump from ROM
23 * code. This routine also provides a holding flag into which
24 * secondary core is held until we're ready for it to initialise.
942e2c9e
SS
25 * The primary core will update this flag using a hardware
26 * register AuxCoreBoot0.
367cd31e
SS
27 */
28ENTRY(omap_secondary_startup)
942e2c9e
SS
29hold: ldr r12,=0x103
30 dsb
df571c4a 31 smc #0 @ read from AuxCoreBoot0
942e2c9e
SS
32 mov r0, r0, lsr #9
33 mrc p15, 0, r4, c0, c0, 5
34 and r4, r4, #0x0f
35 cmp r0, r4
367cd31e
SS
36 bne hold
37
38 /*
942e2c9e 39 * we've been released from the wait loop,secondary_stack
367cd31e
SS
40 * should now contain the SVC stack for this core
41 */
42 b secondary_startup
f96bdfa0 43ENDPROC(omap_secondary_startup)
367cd31e 44
This page took 0.20098 seconds and 5 git commands to generate.