Merge branch 'kirkwood/cleanup' of git://git.infradead.org/users/jcooper/linux into...
[deliverable/linux.git] / arch / arm / mach-omap2 / omap_hwmod_44xx_data.c
CommitLineData
55d2cb08
BC
1/*
2 * Hardware modules present on the OMAP44xx chips
3 *
0a78c5c5 4 * Copyright (C) 2009-2012 Texas Instruments, Inc.
55d2cb08
BC
5 * Copyright (C) 2009-2010 Nokia Corporation
6 *
7 * Paul Walmsley
8 * Benoit Cousson
9 *
10 * This file is automatically generated from the OMAP hardware databases.
11 * We respectfully ask that any modifications to this file be coordinated
12 * with the public linux-omap@vger.kernel.org mailing list and the
13 * authors above to ensure that the autogeneration scripts are kept
14 * up-to-date with the file contents.
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
20
21#include <linux/io.h>
4b25408f 22#include <linux/platform_data/gpio-omap.h>
b86aeafc 23#include <linux/power/smartreflex.h>
55d2cb08
BC
24
25#include <plat/omap_hwmod.h>
6d3c55fd 26#include <plat/i2c.h>
531ce0d5 27#include <plat/dma.h>
2203747c
AB
28#include <linux/platform_data/spi-omap2-mcspi.h>
29#include <linux/platform_data/asoc-ti-mcbsp.h>
6ab8946f 30#include <plat/mmc.h>
c345c8b0 31#include <plat/dmtimer.h>
13662dc5 32#include <plat/common.h>
55d2cb08
BC
33
34#include "omap_hwmod_common_data.h"
d198b514
PW
35#include "cm1_44xx.h"
36#include "cm2_44xx.h"
37#include "prm44xx.h"
55d2cb08 38#include "prm-regbits-44xx.h"
ff2516fb 39#include "wd_timer.h"
55d2cb08
BC
40
41/* Base offset for all OMAP4 interrupts external to MPUSS */
42#define OMAP44XX_IRQ_GIC_START 32
43
44/* Base offset for all OMAP4 dma requests */
844a3b63 45#define OMAP44XX_DMA_REQ_START 1
55d2cb08
BC
46
47/*
844a3b63 48 * IP blocks
55d2cb08
BC
49 */
50
42b9e387
PW
51/*
52 * 'c2c_target_fw' class
53 * instance(s): c2c_target_fw
54 */
55static struct omap_hwmod_class omap44xx_c2c_target_fw_hwmod_class = {
56 .name = "c2c_target_fw",
57};
58
59/* c2c_target_fw */
60static struct omap_hwmod omap44xx_c2c_target_fw_hwmod = {
61 .name = "c2c_target_fw",
62 .class = &omap44xx_c2c_target_fw_hwmod_class,
63 .clkdm_name = "d2d_clkdm",
64 .prcm = {
65 .omap4 = {
66 .clkctrl_offs = OMAP4_CM_D2D_SAD2D_FW_CLKCTRL_OFFSET,
67 .context_offs = OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET,
68 },
69 },
70};
71
55d2cb08
BC
72/*
73 * 'dmm' class
74 * instance(s): dmm
75 */
76static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
fe13471c 77 .name = "dmm",
55d2cb08
BC
78};
79
7e69ed97
BC
80/* dmm */
81static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
82 { .irq = 113 + OMAP44XX_IRQ_GIC_START },
83 { .irq = -1 }
84};
85
55d2cb08
BC
86static struct omap_hwmod omap44xx_dmm_hwmod = {
87 .name = "dmm",
88 .class = &omap44xx_dmm_hwmod_class,
a5322c6f 89 .clkdm_name = "l3_emif_clkdm",
844a3b63 90 .mpu_irqs = omap44xx_dmm_irqs,
d0f0631d
BC
91 .prcm = {
92 .omap4 = {
93 .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
27bb00b5 94 .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
d0f0631d
BC
95 },
96 },
55d2cb08
BC
97};
98
99/*
100 * 'emif_fw' class
101 * instance(s): emif_fw
102 */
103static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
fe13471c 104 .name = "emif_fw",
55d2cb08
BC
105};
106
7e69ed97 107/* emif_fw */
55d2cb08
BC
108static struct omap_hwmod omap44xx_emif_fw_hwmod = {
109 .name = "emif_fw",
110 .class = &omap44xx_emif_fw_hwmod_class,
a5322c6f 111 .clkdm_name = "l3_emif_clkdm",
d0f0631d
BC
112 .prcm = {
113 .omap4 = {
114 .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
27bb00b5 115 .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
d0f0631d
BC
116 },
117 },
55d2cb08
BC
118};
119
120/*
121 * 'l3' class
122 * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
123 */
124static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
fe13471c 125 .name = "l3",
55d2cb08
BC
126};
127
7e69ed97 128/* l3_instr */
55d2cb08
BC
129static struct omap_hwmod omap44xx_l3_instr_hwmod = {
130 .name = "l3_instr",
131 .class = &omap44xx_l3_hwmod_class,
a5322c6f 132 .clkdm_name = "l3_instr_clkdm",
d0f0631d
BC
133 .prcm = {
134 .omap4 = {
135 .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
27bb00b5 136 .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
03fdefe5 137 .modulemode = MODULEMODE_HWCTRL,
d0f0631d
BC
138 },
139 },
55d2cb08
BC
140};
141
7e69ed97 142/* l3_main_1 */
9b4021be
BC
143static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
144 { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
145 { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
146 { .irq = -1 }
147};
148
55d2cb08
BC
149static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
150 .name = "l3_main_1",
151 .class = &omap44xx_l3_hwmod_class,
a5322c6f 152 .clkdm_name = "l3_1_clkdm",
7e69ed97 153 .mpu_irqs = omap44xx_l3_main_1_irqs,
d0f0631d
BC
154 .prcm = {
155 .omap4 = {
156 .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
27bb00b5 157 .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
d0f0631d
BC
158 },
159 },
55d2cb08
BC
160};
161
7e69ed97 162/* l3_main_2 */
55d2cb08
BC
163static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
164 .name = "l3_main_2",
165 .class = &omap44xx_l3_hwmod_class,
a5322c6f 166 .clkdm_name = "l3_2_clkdm",
d0f0631d
BC
167 .prcm = {
168 .omap4 = {
169 .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
27bb00b5 170 .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
d0f0631d
BC
171 },
172 },
55d2cb08
BC
173};
174
7e69ed97 175/* l3_main_3 */
55d2cb08
BC
176static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
177 .name = "l3_main_3",
178 .class = &omap44xx_l3_hwmod_class,
a5322c6f 179 .clkdm_name = "l3_instr_clkdm",
d0f0631d
BC
180 .prcm = {
181 .omap4 = {
182 .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
27bb00b5 183 .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
03fdefe5 184 .modulemode = MODULEMODE_HWCTRL,
d0f0631d
BC
185 },
186 },
55d2cb08
BC
187};
188
189/*
190 * 'l4' class
191 * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
192 */
193static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
fe13471c 194 .name = "l4",
55d2cb08
BC
195};
196
7e69ed97 197/* l4_abe */
55d2cb08
BC
198static struct omap_hwmod omap44xx_l4_abe_hwmod = {
199 .name = "l4_abe",
200 .class = &omap44xx_l4_hwmod_class,
a5322c6f 201 .clkdm_name = "abe_clkdm",
d0f0631d
BC
202 .prcm = {
203 .omap4 = {
204 .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
205 },
206 },
55d2cb08
BC
207};
208
7e69ed97 209/* l4_cfg */
55d2cb08
BC
210static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
211 .name = "l4_cfg",
212 .class = &omap44xx_l4_hwmod_class,
a5322c6f 213 .clkdm_name = "l4_cfg_clkdm",
d0f0631d
BC
214 .prcm = {
215 .omap4 = {
216 .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
27bb00b5 217 .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
d0f0631d
BC
218 },
219 },
55d2cb08
BC
220};
221
7e69ed97 222/* l4_per */
55d2cb08
BC
223static struct omap_hwmod omap44xx_l4_per_hwmod = {
224 .name = "l4_per",
225 .class = &omap44xx_l4_hwmod_class,
a5322c6f 226 .clkdm_name = "l4_per_clkdm",
d0f0631d
BC
227 .prcm = {
228 .omap4 = {
229 .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
27bb00b5 230 .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
d0f0631d
BC
231 },
232 },
55d2cb08
BC
233};
234
7e69ed97 235/* l4_wkup */
55d2cb08
BC
236static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
237 .name = "l4_wkup",
238 .class = &omap44xx_l4_hwmod_class,
a5322c6f 239 .clkdm_name = "l4_wkup_clkdm",
d0f0631d
BC
240 .prcm = {
241 .omap4 = {
242 .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
27bb00b5 243 .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
d0f0631d
BC
244 },
245 },
55d2cb08
BC
246};
247
f776471f 248/*
3b54baad
BC
249 * 'mpu_bus' class
250 * instance(s): mpu_private
f776471f 251 */
3b54baad 252static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
fe13471c 253 .name = "mpu_bus",
3b54baad 254};
f776471f 255
7e69ed97 256/* mpu_private */
3b54baad
BC
257static struct omap_hwmod omap44xx_mpu_private_hwmod = {
258 .name = "mpu_private",
259 .class = &omap44xx_mpu_bus_hwmod_class,
a5322c6f 260 .clkdm_name = "mpuss_clkdm",
3b54baad
BC
261};
262
9a817bc8
BC
263/*
264 * 'ocp_wp_noc' class
265 * instance(s): ocp_wp_noc
266 */
267static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = {
268 .name = "ocp_wp_noc",
269};
270
271/* ocp_wp_noc */
272static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = {
273 .name = "ocp_wp_noc",
274 .class = &omap44xx_ocp_wp_noc_hwmod_class,
275 .clkdm_name = "l3_instr_clkdm",
276 .prcm = {
277 .omap4 = {
278 .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET,
279 .context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET,
280 .modulemode = MODULEMODE_HWCTRL,
281 },
282 },
283};
284
3b54baad
BC
285/*
286 * Modules omap_hwmod structures
287 *
288 * The following IPs are excluded for the moment because:
289 * - They do not need an explicit SW control using omap_hwmod API.
290 * - They still need to be validated with the driver
291 * properly adapted to omap_hwmod / omap_device
292 *
96566043 293 * usim
3b54baad
BC
294 */
295
407a6888
BC
296/*
297 * 'aess' class
298 * audio engine sub system
299 */
300
301static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
302 .rev_offs = 0x0000,
303 .sysc_offs = 0x0010,
304 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
305 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
c614ebf6
BC
306 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
307 MSTANDBY_SMART_WKUP),
407a6888
BC
308 .sysc_fields = &omap_hwmod_sysc_type2,
309};
310
311static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
312 .name = "aess",
313 .sysc = &omap44xx_aess_sysc,
314};
315
316/* aess */
317static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
318 { .irq = 99 + OMAP44XX_IRQ_GIC_START },
212738a4 319 { .irq = -1 }
407a6888
BC
320};
321
322static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
323 { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
324 { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
325 { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
326 { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
327 { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
328 { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
329 { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
330 { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
bc614958 331 { .dma_req = -1 }
407a6888
BC
332};
333
407a6888
BC
334static struct omap_hwmod omap44xx_aess_hwmod = {
335 .name = "aess",
336 .class = &omap44xx_aess_hwmod_class,
a5322c6f 337 .clkdm_name = "abe_clkdm",
407a6888 338 .mpu_irqs = omap44xx_aess_irqs,
407a6888 339 .sdma_reqs = omap44xx_aess_sdma_reqs,
407a6888 340 .main_clk = "aess_fck",
00fe610b 341 .prcm = {
407a6888 342 .omap4 = {
d0f0631d 343 .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
27bb00b5 344 .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
03fdefe5 345 .modulemode = MODULEMODE_SWCTRL,
407a6888
BC
346 },
347 },
407a6888
BC
348};
349
42b9e387
PW
350/*
351 * 'c2c' class
352 * chip 2 chip interface used to plug the ape soc (omap) with an external modem
353 * soc
354 */
355
356static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {
357 .name = "c2c",
358};
359
360/* c2c */
361static struct omap_hwmod_irq_info omap44xx_c2c_irqs[] = {
362 { .irq = 88 + OMAP44XX_IRQ_GIC_START },
363 { .irq = -1 }
364};
365
366static struct omap_hwmod_dma_info omap44xx_c2c_sdma_reqs[] = {
367 { .dma_req = 68 + OMAP44XX_DMA_REQ_START },
368 { .dma_req = -1 }
369};
370
371static struct omap_hwmod omap44xx_c2c_hwmod = {
372 .name = "c2c",
373 .class = &omap44xx_c2c_hwmod_class,
374 .clkdm_name = "d2d_clkdm",
375 .mpu_irqs = omap44xx_c2c_irqs,
376 .sdma_reqs = omap44xx_c2c_sdma_reqs,
377 .prcm = {
378 .omap4 = {
379 .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,
380 .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,
381 },
382 },
383};
384
407a6888
BC
385/*
386 * 'counter' class
387 * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
388 */
389
390static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
391 .rev_offs = 0x0000,
392 .sysc_offs = 0x0004,
393 .sysc_flags = SYSC_HAS_SIDLEMODE,
252a4c54 394 .idlemodes = (SIDLE_FORCE | SIDLE_NO),
407a6888
BC
395 .sysc_fields = &omap_hwmod_sysc_type1,
396};
397
398static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
399 .name = "counter",
400 .sysc = &omap44xx_counter_sysc,
401};
402
403/* counter_32k */
407a6888
BC
404static struct omap_hwmod omap44xx_counter_32k_hwmod = {
405 .name = "counter_32k",
406 .class = &omap44xx_counter_hwmod_class,
a5322c6f 407 .clkdm_name = "l4_wkup_clkdm",
407a6888
BC
408 .flags = HWMOD_SWSUP_SIDLE,
409 .main_clk = "sys_32k_ck",
00fe610b 410 .prcm = {
407a6888 411 .omap4 = {
d0f0631d 412 .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
27bb00b5 413 .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
407a6888
BC
414 },
415 },
407a6888
BC
416};
417
a0b5d813
PW
418/*
419 * 'ctrl_module' class
420 * attila core control module + core pad control module + wkup pad control
421 * module + attila wkup control module
422 */
423
424static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = {
425 .rev_offs = 0x0000,
426 .sysc_offs = 0x0010,
427 .sysc_flags = SYSC_HAS_SIDLEMODE,
428 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
429 SIDLE_SMART_WKUP),
430 .sysc_fields = &omap_hwmod_sysc_type2,
431};
432
433static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = {
434 .name = "ctrl_module",
435 .sysc = &omap44xx_ctrl_module_sysc,
436};
437
438/* ctrl_module_core */
439static struct omap_hwmod_irq_info omap44xx_ctrl_module_core_irqs[] = {
440 { .irq = 8 + OMAP44XX_IRQ_GIC_START },
441 { .irq = -1 }
442};
443
444static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = {
445 .name = "ctrl_module_core",
446 .class = &omap44xx_ctrl_module_hwmod_class,
447 .clkdm_name = "l4_cfg_clkdm",
448 .mpu_irqs = omap44xx_ctrl_module_core_irqs,
449};
450
451/* ctrl_module_pad_core */
452static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = {
453 .name = "ctrl_module_pad_core",
454 .class = &omap44xx_ctrl_module_hwmod_class,
455 .clkdm_name = "l4_cfg_clkdm",
456};
457
458/* ctrl_module_wkup */
459static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = {
460 .name = "ctrl_module_wkup",
461 .class = &omap44xx_ctrl_module_hwmod_class,
462 .clkdm_name = "l4_wkup_clkdm",
463};
464
465/* ctrl_module_pad_wkup */
466static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = {
467 .name = "ctrl_module_pad_wkup",
468 .class = &omap44xx_ctrl_module_hwmod_class,
469 .clkdm_name = "l4_wkup_clkdm",
470};
471
96566043
BC
472/*
473 * 'debugss' class
474 * debug and emulation sub system
475 */
476
477static struct omap_hwmod_class omap44xx_debugss_hwmod_class = {
478 .name = "debugss",
479};
480
481/* debugss */
482static struct omap_hwmod omap44xx_debugss_hwmod = {
483 .name = "debugss",
484 .class = &omap44xx_debugss_hwmod_class,
485 .clkdm_name = "emu_sys_clkdm",
486 .main_clk = "trace_clk_div_ck",
487 .prcm = {
488 .omap4 = {
489 .clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET,
490 .context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET,
491 },
492 },
493};
494
d7cf5f33
BC
495/*
496 * 'dma' class
497 * dma controller for data exchange between memory to memory (i.e. internal or
498 * external memory) and gp peripherals to memory or memory to gp peripherals
499 */
500
501static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
502 .rev_offs = 0x0000,
503 .sysc_offs = 0x002c,
504 .syss_offs = 0x0028,
505 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
506 SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
507 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
508 SYSS_HAS_RESET_STATUS),
509 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
510 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
511 .sysc_fields = &omap_hwmod_sysc_type1,
512};
513
514static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
515 .name = "dma",
516 .sysc = &omap44xx_dma_sysc,
517};
518
519/* dma dev_attr */
520static struct omap_dma_dev_attr dma_dev_attr = {
521 .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
522 IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
523 .lch_count = 32,
524};
525
526/* dma_system */
527static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
528 { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
529 { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
530 { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
531 { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
212738a4 532 { .irq = -1 }
d7cf5f33
BC
533};
534
d7cf5f33
BC
535static struct omap_hwmod omap44xx_dma_system_hwmod = {
536 .name = "dma_system",
537 .class = &omap44xx_dma_hwmod_class,
a5322c6f 538 .clkdm_name = "l3_dma_clkdm",
d7cf5f33 539 .mpu_irqs = omap44xx_dma_system_irqs,
d7cf5f33
BC
540 .main_clk = "l3_div_ck",
541 .prcm = {
542 .omap4 = {
d0f0631d 543 .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
27bb00b5 544 .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
d7cf5f33
BC
545 },
546 },
547 .dev_attr = &dma_dev_attr,
d7cf5f33
BC
548};
549
8ca476da
BC
550/*
551 * 'dmic' class
552 * digital microphone controller
553 */
554
555static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
556 .rev_offs = 0x0000,
557 .sysc_offs = 0x0010,
558 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
559 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
560 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
561 SIDLE_SMART_WKUP),
562 .sysc_fields = &omap_hwmod_sysc_type2,
563};
564
565static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
566 .name = "dmic",
567 .sysc = &omap44xx_dmic_sysc,
568};
569
570/* dmic */
8ca476da
BC
571static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
572 { .irq = 114 + OMAP44XX_IRQ_GIC_START },
212738a4 573 { .irq = -1 }
8ca476da
BC
574};
575
576static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
577 { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
bc614958 578 { .dma_req = -1 }
8ca476da
BC
579};
580
8ca476da
BC
581static struct omap_hwmod omap44xx_dmic_hwmod = {
582 .name = "dmic",
583 .class = &omap44xx_dmic_hwmod_class,
a5322c6f 584 .clkdm_name = "abe_clkdm",
8ca476da 585 .mpu_irqs = omap44xx_dmic_irqs,
8ca476da 586 .sdma_reqs = omap44xx_dmic_sdma_reqs,
8ca476da 587 .main_clk = "dmic_fck",
00fe610b 588 .prcm = {
8ca476da 589 .omap4 = {
d0f0631d 590 .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
27bb00b5 591 .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
03fdefe5 592 .modulemode = MODULEMODE_SWCTRL,
8ca476da
BC
593 },
594 },
8ca476da
BC
595};
596
8f25bdc5
BC
597/*
598 * 'dsp' class
599 * dsp sub-system
600 */
601
602static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
fe13471c 603 .name = "dsp",
8f25bdc5
BC
604};
605
606/* dsp */
607static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
608 { .irq = 28 + OMAP44XX_IRQ_GIC_START },
212738a4 609 { .irq = -1 }
8f25bdc5
BC
610};
611
612static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
8f25bdc5 613 { .name = "dsp", .rst_shift = 0 },
f2f5736c 614 { .name = "mmu_cache", .rst_shift = 1 },
8f25bdc5
BC
615};
616
8f25bdc5
BC
617static struct omap_hwmod omap44xx_dsp_hwmod = {
618 .name = "dsp",
619 .class = &omap44xx_dsp_hwmod_class,
a5322c6f 620 .clkdm_name = "tesla_clkdm",
8f25bdc5 621 .mpu_irqs = omap44xx_dsp_irqs,
8f25bdc5
BC
622 .rst_lines = omap44xx_dsp_resets,
623 .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
624 .main_clk = "dsp_fck",
625 .prcm = {
626 .omap4 = {
d0f0631d 627 .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
eaac329d 628 .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
27bb00b5 629 .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
03fdefe5 630 .modulemode = MODULEMODE_HWCTRL,
8f25bdc5
BC
631 },
632 },
8f25bdc5
BC
633};
634
d63bd74f
BC
635/*
636 * 'dss' class
637 * display sub-system
638 */
639
640static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
641 .rev_offs = 0x0000,
642 .syss_offs = 0x0014,
643 .sysc_flags = SYSS_HAS_RESET_STATUS,
644};
645
646static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
647 .name = "dss",
648 .sysc = &omap44xx_dss_sysc,
13662dc5 649 .reset = omap_dss_reset,
d63bd74f
BC
650};
651
652/* dss */
d63bd74f
BC
653static struct omap_hwmod_opt_clk dss_opt_clks[] = {
654 { .role = "sys_clk", .clk = "dss_sys_clk" },
655 { .role = "tv_clk", .clk = "dss_tv_clk" },
4d0698d9 656 { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
d63bd74f
BC
657};
658
659static struct omap_hwmod omap44xx_dss_hwmod = {
660 .name = "dss_core",
37ad0855 661 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
d63bd74f 662 .class = &omap44xx_dss_hwmod_class,
a5322c6f 663 .clkdm_name = "l3_dss_clkdm",
da7cdfac 664 .main_clk = "dss_dss_clk",
d63bd74f
BC
665 .prcm = {
666 .omap4 = {
d0f0631d 667 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
27bb00b5 668 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
d63bd74f
BC
669 },
670 },
671 .opt_clks = dss_opt_clks,
672 .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
d63bd74f
BC
673};
674
675/*
676 * 'dispc' class
677 * display controller
678 */
679
680static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
681 .rev_offs = 0x0000,
682 .sysc_offs = 0x0010,
683 .syss_offs = 0x0014,
684 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
685 SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
686 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
687 SYSS_HAS_RESET_STATUS),
688 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
689 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
690 .sysc_fields = &omap_hwmod_sysc_type1,
691};
692
693static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
694 .name = "dispc",
695 .sysc = &omap44xx_dispc_sysc,
696};
697
698/* dss_dispc */
d63bd74f
BC
699static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
700 { .irq = 25 + OMAP44XX_IRQ_GIC_START },
212738a4 701 { .irq = -1 }
d63bd74f
BC
702};
703
704static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
705 { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
bc614958 706 { .dma_req = -1 }
d63bd74f
BC
707};
708
b923d40d
AT
709static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
710 .manager_count = 3,
711 .has_framedonetv_irq = 1
712};
713
d63bd74f
BC
714static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
715 .name = "dss_dispc",
716 .class = &omap44xx_dispc_hwmod_class,
a5322c6f 717 .clkdm_name = "l3_dss_clkdm",
d63bd74f 718 .mpu_irqs = omap44xx_dss_dispc_irqs,
d63bd74f 719 .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
da7cdfac 720 .main_clk = "dss_dss_clk",
d63bd74f
BC
721 .prcm = {
722 .omap4 = {
d0f0631d 723 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
27bb00b5 724 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
d63bd74f
BC
725 },
726 },
b923d40d 727 .dev_attr = &omap44xx_dss_dispc_dev_attr
d63bd74f
BC
728};
729
730/*
731 * 'dsi' class
732 * display serial interface controller
733 */
734
735static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
736 .rev_offs = 0x0000,
737 .sysc_offs = 0x0010,
738 .syss_offs = 0x0014,
739 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
740 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
741 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
742 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
743 .sysc_fields = &omap_hwmod_sysc_type1,
744};
745
746static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
747 .name = "dsi",
748 .sysc = &omap44xx_dsi_sysc,
749};
750
751/* dss_dsi1 */
d63bd74f
BC
752static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
753 { .irq = 53 + OMAP44XX_IRQ_GIC_START },
212738a4 754 { .irq = -1 }
d63bd74f
BC
755};
756
757static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
758 { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
bc614958 759 { .dma_req = -1 }
d63bd74f
BC
760};
761
3a23aafc
TV
762static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
763 { .role = "sys_clk", .clk = "dss_sys_clk" },
764};
765
d63bd74f
BC
766static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
767 .name = "dss_dsi1",
768 .class = &omap44xx_dsi_hwmod_class,
a5322c6f 769 .clkdm_name = "l3_dss_clkdm",
d63bd74f 770 .mpu_irqs = omap44xx_dss_dsi1_irqs,
d63bd74f 771 .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
da7cdfac 772 .main_clk = "dss_dss_clk",
d63bd74f
BC
773 .prcm = {
774 .omap4 = {
d0f0631d 775 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
27bb00b5 776 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
d63bd74f
BC
777 },
778 },
3a23aafc
TV
779 .opt_clks = dss_dsi1_opt_clks,
780 .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
d63bd74f
BC
781};
782
783/* dss_dsi2 */
d63bd74f
BC
784static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
785 { .irq = 84 + OMAP44XX_IRQ_GIC_START },
212738a4 786 { .irq = -1 }
d63bd74f
BC
787};
788
789static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
790 { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
bc614958 791 { .dma_req = -1 }
d63bd74f
BC
792};
793
3a23aafc
TV
794static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
795 { .role = "sys_clk", .clk = "dss_sys_clk" },
796};
797
d63bd74f
BC
798static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
799 .name = "dss_dsi2",
800 .class = &omap44xx_dsi_hwmod_class,
a5322c6f 801 .clkdm_name = "l3_dss_clkdm",
d63bd74f 802 .mpu_irqs = omap44xx_dss_dsi2_irqs,
d63bd74f 803 .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
da7cdfac 804 .main_clk = "dss_dss_clk",
d63bd74f
BC
805 .prcm = {
806 .omap4 = {
d0f0631d 807 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
27bb00b5 808 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
d63bd74f
BC
809 },
810 },
3a23aafc
TV
811 .opt_clks = dss_dsi2_opt_clks,
812 .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
d63bd74f
BC
813};
814
815/*
816 * 'hdmi' class
817 * hdmi controller
818 */
819
820static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
821 .rev_offs = 0x0000,
822 .sysc_offs = 0x0010,
823 .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
824 SYSC_HAS_SOFTRESET),
825 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
826 SIDLE_SMART_WKUP),
827 .sysc_fields = &omap_hwmod_sysc_type2,
828};
829
830static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
831 .name = "hdmi",
832 .sysc = &omap44xx_hdmi_sysc,
833};
834
835/* dss_hdmi */
d63bd74f
BC
836static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
837 { .irq = 101 + OMAP44XX_IRQ_GIC_START },
212738a4 838 { .irq = -1 }
d63bd74f
BC
839};
840
841static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
842 { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
bc614958 843 { .dma_req = -1 }
d63bd74f
BC
844};
845
3a23aafc
TV
846static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
847 { .role = "sys_clk", .clk = "dss_sys_clk" },
848};
849
d63bd74f
BC
850static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
851 .name = "dss_hdmi",
852 .class = &omap44xx_hdmi_hwmod_class,
a5322c6f 853 .clkdm_name = "l3_dss_clkdm",
dc57aef5
RN
854 /*
855 * HDMI audio requires to use no-idle mode. Hence,
856 * set idle mode by software.
857 */
858 .flags = HWMOD_SWSUP_SIDLE,
d63bd74f 859 .mpu_irqs = omap44xx_dss_hdmi_irqs,
d63bd74f 860 .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
4d0698d9 861 .main_clk = "dss_48mhz_clk",
d63bd74f
BC
862 .prcm = {
863 .omap4 = {
d0f0631d 864 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
27bb00b5 865 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
d63bd74f
BC
866 },
867 },
3a23aafc
TV
868 .opt_clks = dss_hdmi_opt_clks,
869 .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
d63bd74f
BC
870};
871
872/*
873 * 'rfbi' class
874 * remote frame buffer interface
875 */
876
877static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
878 .rev_offs = 0x0000,
879 .sysc_offs = 0x0010,
880 .syss_offs = 0x0014,
881 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
882 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
883 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
884 .sysc_fields = &omap_hwmod_sysc_type1,
885};
886
887static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
888 .name = "rfbi",
889 .sysc = &omap44xx_rfbi_sysc,
890};
891
892/* dss_rfbi */
d63bd74f
BC
893static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
894 { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
bc614958 895 { .dma_req = -1 }
d63bd74f
BC
896};
897
3a23aafc
TV
898static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
899 { .role = "ick", .clk = "dss_fck" },
900};
901
d63bd74f
BC
902static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
903 .name = "dss_rfbi",
904 .class = &omap44xx_rfbi_hwmod_class,
a5322c6f 905 .clkdm_name = "l3_dss_clkdm",
d63bd74f 906 .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
da7cdfac 907 .main_clk = "dss_dss_clk",
d63bd74f
BC
908 .prcm = {
909 .omap4 = {
d0f0631d 910 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
27bb00b5 911 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
d63bd74f
BC
912 },
913 },
3a23aafc
TV
914 .opt_clks = dss_rfbi_opt_clks,
915 .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
d63bd74f
BC
916};
917
918/*
919 * 'venc' class
920 * video encoder
921 */
922
923static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
924 .name = "venc",
925};
926
927/* dss_venc */
d63bd74f
BC
928static struct omap_hwmod omap44xx_dss_venc_hwmod = {
929 .name = "dss_venc",
930 .class = &omap44xx_venc_hwmod_class,
a5322c6f 931 .clkdm_name = "l3_dss_clkdm",
4d0698d9 932 .main_clk = "dss_tv_clk",
d63bd74f
BC
933 .prcm = {
934 .omap4 = {
d0f0631d 935 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
27bb00b5 936 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
d63bd74f
BC
937 },
938 },
d63bd74f
BC
939};
940
42b9e387
PW
941/*
942 * 'elm' class
943 * bch error location module
944 */
945
946static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {
947 .rev_offs = 0x0000,
948 .sysc_offs = 0x0010,
949 .syss_offs = 0x0014,
950 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
951 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
952 SYSS_HAS_RESET_STATUS),
953 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
954 .sysc_fields = &omap_hwmod_sysc_type1,
955};
956
957static struct omap_hwmod_class omap44xx_elm_hwmod_class = {
958 .name = "elm",
959 .sysc = &omap44xx_elm_sysc,
960};
961
962/* elm */
963static struct omap_hwmod_irq_info omap44xx_elm_irqs[] = {
964 { .irq = 4 + OMAP44XX_IRQ_GIC_START },
965 { .irq = -1 }
966};
967
968static struct omap_hwmod omap44xx_elm_hwmod = {
969 .name = "elm",
970 .class = &omap44xx_elm_hwmod_class,
971 .clkdm_name = "l4_per_clkdm",
972 .mpu_irqs = omap44xx_elm_irqs,
973 .prcm = {
974 .omap4 = {
975 .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,
976 .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,
977 },
978 },
979};
980
bf30f950
PW
981/*
982 * 'emif' class
983 * external memory interface no1
984 */
985
986static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
987 .rev_offs = 0x0000,
988};
989
990static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
991 .name = "emif",
992 .sysc = &omap44xx_emif_sysc,
993};
994
995/* emif1 */
996static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
997 { .irq = 110 + OMAP44XX_IRQ_GIC_START },
998 { .irq = -1 }
999};
1000
1001static struct omap_hwmod omap44xx_emif1_hwmod = {
1002 .name = "emif1",
1003 .class = &omap44xx_emif_hwmod_class,
1004 .clkdm_name = "l3_emif_clkdm",
1005 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
1006 .mpu_irqs = omap44xx_emif1_irqs,
1007 .main_clk = "ddrphy_ck",
1008 .prcm = {
1009 .omap4 = {
1010 .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
1011 .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
1012 .modulemode = MODULEMODE_HWCTRL,
1013 },
1014 },
1015};
1016
1017/* emif2 */
1018static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
1019 { .irq = 111 + OMAP44XX_IRQ_GIC_START },
1020 { .irq = -1 }
1021};
1022
1023static struct omap_hwmod omap44xx_emif2_hwmod = {
1024 .name = "emif2",
1025 .class = &omap44xx_emif_hwmod_class,
1026 .clkdm_name = "l3_emif_clkdm",
1027 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
1028 .mpu_irqs = omap44xx_emif2_irqs,
1029 .main_clk = "ddrphy_ck",
1030 .prcm = {
1031 .omap4 = {
1032 .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
1033 .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
1034 .modulemode = MODULEMODE_HWCTRL,
1035 },
1036 },
1037};
1038
b050f688
ML
1039/*
1040 * 'fdif' class
1041 * face detection hw accelerator module
1042 */
1043
1044static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
1045 .rev_offs = 0x0000,
1046 .sysc_offs = 0x0010,
1047 /*
1048 * FDIF needs 100 OCP clk cycles delay after a softreset before
1049 * accessing sysconfig again.
1050 * The lowest frequency at the moment for L3 bus is 100 MHz, so
1051 * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
1052 *
1053 * TODO: Indicate errata when available.
1054 */
1055 .srst_udelay = 2,
1056 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
1057 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
1058 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1059 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
1060 .sysc_fields = &omap_hwmod_sysc_type2,
1061};
1062
1063static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
1064 .name = "fdif",
1065 .sysc = &omap44xx_fdif_sysc,
1066};
1067
1068/* fdif */
1069static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
1070 { .irq = 69 + OMAP44XX_IRQ_GIC_START },
1071 { .irq = -1 }
1072};
1073
1074static struct omap_hwmod omap44xx_fdif_hwmod = {
1075 .name = "fdif",
1076 .class = &omap44xx_fdif_hwmod_class,
1077 .clkdm_name = "iss_clkdm",
1078 .mpu_irqs = omap44xx_fdif_irqs,
1079 .main_clk = "fdif_fck",
1080 .prcm = {
1081 .omap4 = {
1082 .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
1083 .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
1084 .modulemode = MODULEMODE_SWCTRL,
1085 },
1086 },
1087};
1088
3b54baad
BC
1089/*
1090 * 'gpio' class
1091 * general purpose io module
1092 */
1093
1094static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
1095 .rev_offs = 0x0000,
f776471f 1096 .sysc_offs = 0x0010,
3b54baad 1097 .syss_offs = 0x0114,
0cfe8751
BC
1098 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
1099 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
1100 SYSS_HAS_RESET_STATUS),
7cffa6b8
BC
1101 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1102 SIDLE_SMART_WKUP),
f776471f
BC
1103 .sysc_fields = &omap_hwmod_sysc_type1,
1104};
1105
3b54baad 1106static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
fe13471c
BC
1107 .name = "gpio",
1108 .sysc = &omap44xx_gpio_sysc,
1109 .rev = 2,
f776471f
BC
1110};
1111
3b54baad
BC
1112/* gpio dev_attr */
1113static struct omap_gpio_dev_attr gpio_dev_attr = {
fe13471c
BC
1114 .bank_width = 32,
1115 .dbck_flag = true,
f776471f
BC
1116};
1117
3b54baad 1118/* gpio1 */
3b54baad
BC
1119static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
1120 { .irq = 29 + OMAP44XX_IRQ_GIC_START },
212738a4 1121 { .irq = -1 }
f776471f
BC
1122};
1123
3b54baad 1124static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
b399bca8 1125 { .role = "dbclk", .clk = "gpio1_dbclk" },
3b54baad
BC
1126};
1127
1128static struct omap_hwmod omap44xx_gpio1_hwmod = {
1129 .name = "gpio1",
1130 .class = &omap44xx_gpio_hwmod_class,
a5322c6f 1131 .clkdm_name = "l4_wkup_clkdm",
3b54baad 1132 .mpu_irqs = omap44xx_gpio1_irqs,
3b54baad 1133 .main_clk = "gpio1_ick",
f776471f
BC
1134 .prcm = {
1135 .omap4 = {
d0f0631d 1136 .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
27bb00b5 1137 .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
03fdefe5 1138 .modulemode = MODULEMODE_HWCTRL,
f776471f
BC
1139 },
1140 },
3b54baad
BC
1141 .opt_clks = gpio1_opt_clks,
1142 .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
1143 .dev_attr = &gpio_dev_attr,
f776471f
BC
1144};
1145
3b54baad 1146/* gpio2 */
3b54baad
BC
1147static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
1148 { .irq = 30 + OMAP44XX_IRQ_GIC_START },
212738a4 1149 { .irq = -1 }
f776471f
BC
1150};
1151
3b54baad 1152static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
b399bca8 1153 { .role = "dbclk", .clk = "gpio2_dbclk" },
3b54baad
BC
1154};
1155
1156static struct omap_hwmod omap44xx_gpio2_hwmod = {
1157 .name = "gpio2",
1158 .class = &omap44xx_gpio_hwmod_class,
a5322c6f 1159 .clkdm_name = "l4_per_clkdm",
b399bca8 1160 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
3b54baad 1161 .mpu_irqs = omap44xx_gpio2_irqs,
3b54baad 1162 .main_clk = "gpio2_ick",
f776471f
BC
1163 .prcm = {
1164 .omap4 = {
d0f0631d 1165 .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
27bb00b5 1166 .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
03fdefe5 1167 .modulemode = MODULEMODE_HWCTRL,
f776471f
BC
1168 },
1169 },
3b54baad
BC
1170 .opt_clks = gpio2_opt_clks,
1171 .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
1172 .dev_attr = &gpio_dev_attr,
f776471f
BC
1173};
1174
3b54baad 1175/* gpio3 */
3b54baad
BC
1176static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
1177 { .irq = 31 + OMAP44XX_IRQ_GIC_START },
212738a4 1178 { .irq = -1 }
f776471f
BC
1179};
1180
3b54baad 1181static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
b399bca8 1182 { .role = "dbclk", .clk = "gpio3_dbclk" },
3b54baad
BC
1183};
1184
1185static struct omap_hwmod omap44xx_gpio3_hwmod = {
1186 .name = "gpio3",
1187 .class = &omap44xx_gpio_hwmod_class,
a5322c6f 1188 .clkdm_name = "l4_per_clkdm",
b399bca8 1189 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
3b54baad 1190 .mpu_irqs = omap44xx_gpio3_irqs,
3b54baad 1191 .main_clk = "gpio3_ick",
f776471f
BC
1192 .prcm = {
1193 .omap4 = {
d0f0631d 1194 .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
27bb00b5 1195 .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
03fdefe5 1196 .modulemode = MODULEMODE_HWCTRL,
f776471f
BC
1197 },
1198 },
3b54baad
BC
1199 .opt_clks = gpio3_opt_clks,
1200 .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
1201 .dev_attr = &gpio_dev_attr,
f776471f
BC
1202};
1203
3b54baad 1204/* gpio4 */
3b54baad
BC
1205static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
1206 { .irq = 32 + OMAP44XX_IRQ_GIC_START },
212738a4 1207 { .irq = -1 }
f776471f
BC
1208};
1209
3b54baad 1210static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
b399bca8 1211 { .role = "dbclk", .clk = "gpio4_dbclk" },
3b54baad
BC
1212};
1213
1214static struct omap_hwmod omap44xx_gpio4_hwmod = {
1215 .name = "gpio4",
1216 .class = &omap44xx_gpio_hwmod_class,
a5322c6f 1217 .clkdm_name = "l4_per_clkdm",
b399bca8 1218 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
3b54baad 1219 .mpu_irqs = omap44xx_gpio4_irqs,
3b54baad 1220 .main_clk = "gpio4_ick",
f776471f
BC
1221 .prcm = {
1222 .omap4 = {
d0f0631d 1223 .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
27bb00b5 1224 .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
03fdefe5 1225 .modulemode = MODULEMODE_HWCTRL,
f776471f
BC
1226 },
1227 },
3b54baad
BC
1228 .opt_clks = gpio4_opt_clks,
1229 .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
1230 .dev_attr = &gpio_dev_attr,
f776471f
BC
1231};
1232
3b54baad 1233/* gpio5 */
3b54baad
BC
1234static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
1235 { .irq = 33 + OMAP44XX_IRQ_GIC_START },
212738a4 1236 { .irq = -1 }
55d2cb08
BC
1237};
1238
844a3b63
PW
1239static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
1240 { .role = "dbclk", .clk = "gpio5_dbclk" },
55d2cb08
BC
1241};
1242
3b54baad
BC
1243static struct omap_hwmod omap44xx_gpio5_hwmod = {
1244 .name = "gpio5",
1245 .class = &omap44xx_gpio_hwmod_class,
a5322c6f 1246 .clkdm_name = "l4_per_clkdm",
b399bca8 1247 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
3b54baad 1248 .mpu_irqs = omap44xx_gpio5_irqs,
3b54baad 1249 .main_clk = "gpio5_ick",
55d2cb08
BC
1250 .prcm = {
1251 .omap4 = {
d0f0631d 1252 .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
27bb00b5 1253 .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
03fdefe5 1254 .modulemode = MODULEMODE_HWCTRL,
55d2cb08
BC
1255 },
1256 },
3b54baad
BC
1257 .opt_clks = gpio5_opt_clks,
1258 .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
1259 .dev_attr = &gpio_dev_attr,
55d2cb08
BC
1260};
1261
3b54baad 1262/* gpio6 */
3b54baad
BC
1263static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
1264 { .irq = 34 + OMAP44XX_IRQ_GIC_START },
212738a4 1265 { .irq = -1 }
92b18d1c
BC
1266};
1267
3b54baad 1268static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
b399bca8 1269 { .role = "dbclk", .clk = "gpio6_dbclk" },
db12ba53
BC
1270};
1271
3b54baad
BC
1272static struct omap_hwmod omap44xx_gpio6_hwmod = {
1273 .name = "gpio6",
1274 .class = &omap44xx_gpio_hwmod_class,
a5322c6f 1275 .clkdm_name = "l4_per_clkdm",
b399bca8 1276 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
3b54baad 1277 .mpu_irqs = omap44xx_gpio6_irqs,
3b54baad
BC
1278 .main_clk = "gpio6_ick",
1279 .prcm = {
1280 .omap4 = {
d0f0631d 1281 .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
27bb00b5 1282 .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
03fdefe5 1283 .modulemode = MODULEMODE_HWCTRL,
3b54baad 1284 },
db12ba53 1285 },
3b54baad
BC
1286 .opt_clks = gpio6_opt_clks,
1287 .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
1288 .dev_attr = &gpio_dev_attr,
db12ba53
BC
1289};
1290
eb42b5d3
BC
1291/*
1292 * 'gpmc' class
1293 * general purpose memory controller
1294 */
1295
1296static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
1297 .rev_offs = 0x0000,
1298 .sysc_offs = 0x0010,
1299 .syss_offs = 0x0014,
1300 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
1301 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
1302 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1303 .sysc_fields = &omap_hwmod_sysc_type1,
1304};
1305
1306static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
1307 .name = "gpmc",
1308 .sysc = &omap44xx_gpmc_sysc,
1309};
1310
1311/* gpmc */
1312static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
1313 { .irq = 20 + OMAP44XX_IRQ_GIC_START },
1314 { .irq = -1 }
1315};
1316
1317static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
1318 { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
1319 { .dma_req = -1 }
1320};
1321
1322static struct omap_hwmod omap44xx_gpmc_hwmod = {
1323 .name = "gpmc",
1324 .class = &omap44xx_gpmc_hwmod_class,
1325 .clkdm_name = "l3_2_clkdm",
1326 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
1327 .mpu_irqs = omap44xx_gpmc_irqs,
1328 .sdma_reqs = omap44xx_gpmc_sdma_reqs,
1329 .prcm = {
1330 .omap4 = {
1331 .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
1332 .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
1333 .modulemode = MODULEMODE_HWCTRL,
1334 },
1335 },
1336};
1337
9def390e
PW
1338/*
1339 * 'gpu' class
1340 * 2d/3d graphics accelerator
1341 */
1342
1343static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
1344 .rev_offs = 0x1fc00,
1345 .sysc_offs = 0x1fc10,
1346 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
1347 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1348 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
1349 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
1350 .sysc_fields = &omap_hwmod_sysc_type2,
1351};
1352
1353static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
1354 .name = "gpu",
1355 .sysc = &omap44xx_gpu_sysc,
1356};
1357
1358/* gpu */
1359static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
1360 { .irq = 21 + OMAP44XX_IRQ_GIC_START },
1361 { .irq = -1 }
1362};
1363
1364static struct omap_hwmod omap44xx_gpu_hwmod = {
1365 .name = "gpu",
1366 .class = &omap44xx_gpu_hwmod_class,
1367 .clkdm_name = "l3_gfx_clkdm",
1368 .mpu_irqs = omap44xx_gpu_irqs,
1369 .main_clk = "gpu_fck",
1370 .prcm = {
1371 .omap4 = {
1372 .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
1373 .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
1374 .modulemode = MODULEMODE_SWCTRL,
1375 },
1376 },
1377};
1378
a091c08e
PW
1379/*
1380 * 'hdq1w' class
1381 * hdq / 1-wire serial interface controller
1382 */
1383
1384static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
1385 .rev_offs = 0x0000,
1386 .sysc_offs = 0x0014,
1387 .syss_offs = 0x0018,
1388 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
1389 SYSS_HAS_RESET_STATUS),
1390 .sysc_fields = &omap_hwmod_sysc_type1,
1391};
1392
1393static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
1394 .name = "hdq1w",
1395 .sysc = &omap44xx_hdq1w_sysc,
1396};
1397
1398/* hdq1w */
1399static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
1400 { .irq = 58 + OMAP44XX_IRQ_GIC_START },
1401 { .irq = -1 }
1402};
1403
1404static struct omap_hwmod omap44xx_hdq1w_hwmod = {
1405 .name = "hdq1w",
1406 .class = &omap44xx_hdq1w_hwmod_class,
1407 .clkdm_name = "l4_per_clkdm",
1408 .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
1409 .mpu_irqs = omap44xx_hdq1w_irqs,
1410 .main_clk = "hdq1w_fck",
1411 .prcm = {
1412 .omap4 = {
1413 .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
1414 .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
1415 .modulemode = MODULEMODE_SWCTRL,
1416 },
1417 },
1418};
1419
407a6888
BC
1420/*
1421 * 'hsi' class
1422 * mipi high-speed synchronous serial interface (multichannel and full-duplex
1423 * serial if)
1424 */
1425
1426static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
1427 .rev_offs = 0x0000,
1428 .sysc_offs = 0x0010,
1429 .syss_offs = 0x0014,
1430 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
1431 SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
1432 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
1433 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1434 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
c614ebf6 1435 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
407a6888
BC
1436 .sysc_fields = &omap_hwmod_sysc_type1,
1437};
1438
1439static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
1440 .name = "hsi",
1441 .sysc = &omap44xx_hsi_sysc,
1442};
1443
1444/* hsi */
1445static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
1446 { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
1447 { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
1448 { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
212738a4 1449 { .irq = -1 }
407a6888
BC
1450};
1451
407a6888
BC
1452static struct omap_hwmod omap44xx_hsi_hwmod = {
1453 .name = "hsi",
1454 .class = &omap44xx_hsi_hwmod_class,
a5322c6f 1455 .clkdm_name = "l3_init_clkdm",
407a6888 1456 .mpu_irqs = omap44xx_hsi_irqs,
407a6888 1457 .main_clk = "hsi_fck",
00fe610b 1458 .prcm = {
407a6888 1459 .omap4 = {
d0f0631d 1460 .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
27bb00b5 1461 .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
03fdefe5 1462 .modulemode = MODULEMODE_HWCTRL,
407a6888
BC
1463 },
1464 },
407a6888
BC
1465};
1466
3b54baad
BC
1467/*
1468 * 'i2c' class
1469 * multimaster high-speed i2c controller
1470 */
db12ba53 1471
3b54baad
BC
1472static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
1473 .sysc_offs = 0x0010,
1474 .syss_offs = 0x0090,
1475 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
1476 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
0cfe8751 1477 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
7cffa6b8
BC
1478 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1479 SIDLE_SMART_WKUP),
3e47dc6a 1480 .clockact = CLOCKACT_TEST_ICLK,
3b54baad 1481 .sysc_fields = &omap_hwmod_sysc_type1,
db12ba53
BC
1482};
1483
3b54baad 1484static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
fe13471c
BC
1485 .name = "i2c",
1486 .sysc = &omap44xx_i2c_sysc,
db791a75 1487 .rev = OMAP_I2C_IP_VERSION_2,
6d3c55fd 1488 .reset = &omap_i2c_reset,
db12ba53
BC
1489};
1490
4d4441a6 1491static struct omap_i2c_dev_attr i2c_dev_attr = {
aa8f6cef
S
1492 .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE |
1493 OMAP_I2C_FLAG_RESET_REGS_POSTIDLE,
4d4441a6
AG
1494};
1495
3b54baad 1496/* i2c1 */
3b54baad
BC
1497static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
1498 { .irq = 56 + OMAP44XX_IRQ_GIC_START },
212738a4 1499 { .irq = -1 }
db12ba53
BC
1500};
1501
3b54baad
BC
1502static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
1503 { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
1504 { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
bc614958 1505 { .dma_req = -1 }
db12ba53
BC
1506};
1507
3b54baad
BC
1508static struct omap_hwmod omap44xx_i2c1_hwmod = {
1509 .name = "i2c1",
1510 .class = &omap44xx_i2c_hwmod_class,
a5322c6f 1511 .clkdm_name = "l4_per_clkdm",
3e47dc6a 1512 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
3b54baad 1513 .mpu_irqs = omap44xx_i2c1_irqs,
3b54baad 1514 .sdma_reqs = omap44xx_i2c1_sdma_reqs,
3b54baad 1515 .main_clk = "i2c1_fck",
92b18d1c
BC
1516 .prcm = {
1517 .omap4 = {
d0f0631d 1518 .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
27bb00b5 1519 .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
03fdefe5 1520 .modulemode = MODULEMODE_SWCTRL,
92b18d1c
BC
1521 },
1522 },
4d4441a6 1523 .dev_attr = &i2c_dev_attr,
92b18d1c
BC
1524};
1525
3b54baad 1526/* i2c2 */
3b54baad
BC
1527static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
1528 { .irq = 57 + OMAP44XX_IRQ_GIC_START },
212738a4 1529 { .irq = -1 }
92b18d1c
BC
1530};
1531
3b54baad
BC
1532static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
1533 { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
1534 { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
bc614958 1535 { .dma_req = -1 }
3b54baad
BC
1536};
1537
3b54baad
BC
1538static struct omap_hwmod omap44xx_i2c2_hwmod = {
1539 .name = "i2c2",
1540 .class = &omap44xx_i2c_hwmod_class,
a5322c6f 1541 .clkdm_name = "l4_per_clkdm",
3e47dc6a 1542 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
3b54baad 1543 .mpu_irqs = omap44xx_i2c2_irqs,
3b54baad 1544 .sdma_reqs = omap44xx_i2c2_sdma_reqs,
3b54baad 1545 .main_clk = "i2c2_fck",
db12ba53
BC
1546 .prcm = {
1547 .omap4 = {
d0f0631d 1548 .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
27bb00b5 1549 .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
03fdefe5 1550 .modulemode = MODULEMODE_SWCTRL,
db12ba53
BC
1551 },
1552 },
4d4441a6 1553 .dev_attr = &i2c_dev_attr,
db12ba53
BC
1554};
1555
3b54baad 1556/* i2c3 */
3b54baad
BC
1557static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
1558 { .irq = 61 + OMAP44XX_IRQ_GIC_START },
212738a4 1559 { .irq = -1 }
db12ba53
BC
1560};
1561
3b54baad
BC
1562static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
1563 { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
1564 { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
bc614958 1565 { .dma_req = -1 }
92b18d1c
BC
1566};
1567
3b54baad
BC
1568static struct omap_hwmod omap44xx_i2c3_hwmod = {
1569 .name = "i2c3",
1570 .class = &omap44xx_i2c_hwmod_class,
a5322c6f 1571 .clkdm_name = "l4_per_clkdm",
3e47dc6a 1572 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
3b54baad 1573 .mpu_irqs = omap44xx_i2c3_irqs,
3b54baad 1574 .sdma_reqs = omap44xx_i2c3_sdma_reqs,
3b54baad 1575 .main_clk = "i2c3_fck",
db12ba53
BC
1576 .prcm = {
1577 .omap4 = {
d0f0631d 1578 .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
27bb00b5 1579 .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
03fdefe5 1580 .modulemode = MODULEMODE_SWCTRL,
db12ba53
BC
1581 },
1582 },
4d4441a6 1583 .dev_attr = &i2c_dev_attr,
db12ba53
BC
1584};
1585
3b54baad 1586/* i2c4 */
3b54baad
BC
1587static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
1588 { .irq = 62 + OMAP44XX_IRQ_GIC_START },
212738a4 1589 { .irq = -1 }
db12ba53
BC
1590};
1591
3b54baad
BC
1592static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
1593 { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
1594 { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
bc614958 1595 { .dma_req = -1 }
db12ba53
BC
1596};
1597
3b54baad
BC
1598static struct omap_hwmod omap44xx_i2c4_hwmod = {
1599 .name = "i2c4",
1600 .class = &omap44xx_i2c_hwmod_class,
a5322c6f 1601 .clkdm_name = "l4_per_clkdm",
3e47dc6a 1602 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
3b54baad 1603 .mpu_irqs = omap44xx_i2c4_irqs,
3b54baad 1604 .sdma_reqs = omap44xx_i2c4_sdma_reqs,
3b54baad 1605 .main_clk = "i2c4_fck",
92b18d1c
BC
1606 .prcm = {
1607 .omap4 = {
d0f0631d 1608 .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
27bb00b5 1609 .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
03fdefe5 1610 .modulemode = MODULEMODE_SWCTRL,
92b18d1c
BC
1611 },
1612 },
4d4441a6 1613 .dev_attr = &i2c_dev_attr,
92b18d1c
BC
1614};
1615
407a6888
BC
1616/*
1617 * 'ipu' class
1618 * imaging processor unit
1619 */
1620
1621static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
1622 .name = "ipu",
1623};
1624
1625/* ipu */
1626static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
1627 { .irq = 100 + OMAP44XX_IRQ_GIC_START },
212738a4 1628 { .irq = -1 }
407a6888
BC
1629};
1630
f2f5736c 1631static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
407a6888 1632 { .name = "cpu0", .rst_shift = 0 },
407a6888 1633 { .name = "cpu1", .rst_shift = 1 },
407a6888
BC
1634 { .name = "mmu_cache", .rst_shift = 2 },
1635};
1636
407a6888
BC
1637static struct omap_hwmod omap44xx_ipu_hwmod = {
1638 .name = "ipu",
1639 .class = &omap44xx_ipu_hwmod_class,
a5322c6f 1640 .clkdm_name = "ducati_clkdm",
407a6888 1641 .mpu_irqs = omap44xx_ipu_irqs,
407a6888
BC
1642 .rst_lines = omap44xx_ipu_resets,
1643 .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
1644 .main_clk = "ipu_fck",
00fe610b 1645 .prcm = {
407a6888 1646 .omap4 = {
d0f0631d 1647 .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
eaac329d 1648 .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
27bb00b5 1649 .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
03fdefe5 1650 .modulemode = MODULEMODE_HWCTRL,
407a6888
BC
1651 },
1652 },
407a6888
BC
1653};
1654
1655/*
1656 * 'iss' class
1657 * external images sensor pixel data processor
1658 */
1659
1660static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
1661 .rev_offs = 0x0000,
1662 .sysc_offs = 0x0010,
d99de7f5
FGL
1663 /*
1664 * ISS needs 100 OCP clk cycles delay after a softreset before
1665 * accessing sysconfig again.
1666 * The lowest frequency at the moment for L3 bus is 100 MHz, so
1667 * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
1668 *
1669 * TODO: Indicate errata when available.
1670 */
1671 .srst_udelay = 2,
407a6888
BC
1672 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
1673 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
1674 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1675 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
c614ebf6 1676 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
407a6888
BC
1677 .sysc_fields = &omap_hwmod_sysc_type2,
1678};
1679
1680static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
1681 .name = "iss",
1682 .sysc = &omap44xx_iss_sysc,
1683};
1684
1685/* iss */
1686static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
1687 { .irq = 24 + OMAP44XX_IRQ_GIC_START },
212738a4 1688 { .irq = -1 }
407a6888
BC
1689};
1690
1691static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
1692 { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
1693 { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
1694 { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
1695 { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
bc614958 1696 { .dma_req = -1 }
407a6888
BC
1697};
1698
407a6888
BC
1699static struct omap_hwmod_opt_clk iss_opt_clks[] = {
1700 { .role = "ctrlclk", .clk = "iss_ctrlclk" },
1701};
1702
1703static struct omap_hwmod omap44xx_iss_hwmod = {
1704 .name = "iss",
1705 .class = &omap44xx_iss_hwmod_class,
a5322c6f 1706 .clkdm_name = "iss_clkdm",
407a6888 1707 .mpu_irqs = omap44xx_iss_irqs,
407a6888 1708 .sdma_reqs = omap44xx_iss_sdma_reqs,
407a6888 1709 .main_clk = "iss_fck",
00fe610b 1710 .prcm = {
407a6888 1711 .omap4 = {
d0f0631d 1712 .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
27bb00b5 1713 .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
03fdefe5 1714 .modulemode = MODULEMODE_SWCTRL,
407a6888
BC
1715 },
1716 },
1717 .opt_clks = iss_opt_clks,
1718 .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
407a6888
BC
1719};
1720
8f25bdc5
BC
1721/*
1722 * 'iva' class
1723 * multi-standard video encoder/decoder hardware accelerator
1724 */
1725
1726static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
fe13471c 1727 .name = "iva",
8f25bdc5
BC
1728};
1729
1730/* iva */
1731static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
1732 { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
1733 { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
1734 { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
212738a4 1735 { .irq = -1 }
8f25bdc5
BC
1736};
1737
1738static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
8f25bdc5 1739 { .name = "seq0", .rst_shift = 0 },
8f25bdc5 1740 { .name = "seq1", .rst_shift = 1 },
f2f5736c 1741 { .name = "logic", .rst_shift = 2 },
8f25bdc5
BC
1742};
1743
8f25bdc5
BC
1744static struct omap_hwmod omap44xx_iva_hwmod = {
1745 .name = "iva",
1746 .class = &omap44xx_iva_hwmod_class,
a5322c6f 1747 .clkdm_name = "ivahd_clkdm",
8f25bdc5 1748 .mpu_irqs = omap44xx_iva_irqs,
8f25bdc5
BC
1749 .rst_lines = omap44xx_iva_resets,
1750 .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
1751 .main_clk = "iva_fck",
1752 .prcm = {
1753 .omap4 = {
d0f0631d 1754 .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
eaac329d 1755 .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
27bb00b5 1756 .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
03fdefe5 1757 .modulemode = MODULEMODE_HWCTRL,
8f25bdc5
BC
1758 },
1759 },
8f25bdc5
BC
1760};
1761
407a6888
BC
1762/*
1763 * 'kbd' class
1764 * keyboard controller
1765 */
1766
1767static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
1768 .rev_offs = 0x0000,
1769 .sysc_offs = 0x0010,
1770 .syss_offs = 0x0014,
1771 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
1772 SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
1773 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
1774 SYSS_HAS_RESET_STATUS),
1775 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1776 .sysc_fields = &omap_hwmod_sysc_type1,
1777};
1778
1779static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
1780 .name = "kbd",
1781 .sysc = &omap44xx_kbd_sysc,
1782};
1783
1784/* kbd */
407a6888
BC
1785static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
1786 { .irq = 120 + OMAP44XX_IRQ_GIC_START },
212738a4 1787 { .irq = -1 }
407a6888
BC
1788};
1789
407a6888
BC
1790static struct omap_hwmod omap44xx_kbd_hwmod = {
1791 .name = "kbd",
1792 .class = &omap44xx_kbd_hwmod_class,
a5322c6f 1793 .clkdm_name = "l4_wkup_clkdm",
407a6888 1794 .mpu_irqs = omap44xx_kbd_irqs,
407a6888 1795 .main_clk = "kbd_fck",
00fe610b 1796 .prcm = {
407a6888 1797 .omap4 = {
d0f0631d 1798 .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
27bb00b5 1799 .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
03fdefe5 1800 .modulemode = MODULEMODE_SWCTRL,
407a6888
BC
1801 },
1802 },
407a6888
BC
1803};
1804
ec5df927
BC
1805/*
1806 * 'mailbox' class
1807 * mailbox module allowing communication between the on-chip processors using a
1808 * queued mailbox-interrupt mechanism.
1809 */
1810
1811static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
1812 .rev_offs = 0x0000,
1813 .sysc_offs = 0x0010,
1814 .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
1815 SYSC_HAS_SOFTRESET),
1816 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1817 .sysc_fields = &omap_hwmod_sysc_type2,
1818};
1819
1820static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
1821 .name = "mailbox",
1822 .sysc = &omap44xx_mailbox_sysc,
1823};
1824
1825/* mailbox */
ec5df927
BC
1826static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
1827 { .irq = 26 + OMAP44XX_IRQ_GIC_START },
212738a4 1828 { .irq = -1 }
ec5df927
BC
1829};
1830
ec5df927
BC
1831static struct omap_hwmod omap44xx_mailbox_hwmod = {
1832 .name = "mailbox",
1833 .class = &omap44xx_mailbox_hwmod_class,
a5322c6f 1834 .clkdm_name = "l4_cfg_clkdm",
ec5df927 1835 .mpu_irqs = omap44xx_mailbox_irqs,
00fe610b 1836 .prcm = {
ec5df927 1837 .omap4 = {
d0f0631d 1838 .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
27bb00b5 1839 .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
ec5df927
BC
1840 },
1841 },
ec5df927
BC
1842};
1843
896d4e98
BC
1844/*
1845 * 'mcasp' class
1846 * multi-channel audio serial port controller
1847 */
1848
1849/* The IP is not compliant to type1 / type2 scheme */
1850static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
1851 .sidle_shift = 0,
1852};
1853
1854static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
1855 .sysc_offs = 0x0004,
1856 .sysc_flags = SYSC_HAS_SIDLEMODE,
1857 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1858 SIDLE_SMART_WKUP),
1859 .sysc_fields = &omap_hwmod_sysc_type_mcasp,
1860};
1861
1862static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
1863 .name = "mcasp",
1864 .sysc = &omap44xx_mcasp_sysc,
1865};
1866
1867/* mcasp */
1868static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
1869 { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
1870 { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
1871 { .irq = -1 }
1872};
1873
1874static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
1875 { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
1876 { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
1877 { .dma_req = -1 }
1878};
1879
1880static struct omap_hwmod omap44xx_mcasp_hwmod = {
1881 .name = "mcasp",
1882 .class = &omap44xx_mcasp_hwmod_class,
1883 .clkdm_name = "abe_clkdm",
1884 .mpu_irqs = omap44xx_mcasp_irqs,
1885 .sdma_reqs = omap44xx_mcasp_sdma_reqs,
1886 .main_clk = "mcasp_fck",
1887 .prcm = {
1888 .omap4 = {
1889 .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
1890 .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
1891 .modulemode = MODULEMODE_SWCTRL,
1892 },
1893 },
1894};
1895
4ddff493
BC
1896/*
1897 * 'mcbsp' class
1898 * multi channel buffered serial port controller
1899 */
1900
1901static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
1902 .sysc_offs = 0x008c,
1903 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
1904 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
1905 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1906 .sysc_fields = &omap_hwmod_sysc_type1,
1907};
1908
1909static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
1910 .name = "mcbsp",
1911 .sysc = &omap44xx_mcbsp_sysc,
cb7e9ded 1912 .rev = MCBSP_CONFIG_TYPE4,
4ddff493
BC
1913};
1914
1915/* mcbsp1 */
4ddff493 1916static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
437e8970 1917 { .name = "common", .irq = 17 + OMAP44XX_IRQ_GIC_START },
212738a4 1918 { .irq = -1 }
4ddff493
BC
1919};
1920
1921static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
1922 { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
1923 { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
bc614958 1924 { .dma_req = -1 }
4ddff493
BC
1925};
1926
503d0ea2
PW
1927static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
1928 { .role = "pad_fck", .clk = "pad_clks_ck" },
d7a0b513 1929 { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" },
503d0ea2
PW
1930};
1931
4ddff493
BC
1932static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
1933 .name = "mcbsp1",
1934 .class = &omap44xx_mcbsp_hwmod_class,
a5322c6f 1935 .clkdm_name = "abe_clkdm",
4ddff493 1936 .mpu_irqs = omap44xx_mcbsp1_irqs,
4ddff493 1937 .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
4ddff493
BC
1938 .main_clk = "mcbsp1_fck",
1939 .prcm = {
1940 .omap4 = {
d0f0631d 1941 .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
27bb00b5 1942 .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
03fdefe5 1943 .modulemode = MODULEMODE_SWCTRL,
4ddff493
BC
1944 },
1945 },
503d0ea2
PW
1946 .opt_clks = mcbsp1_opt_clks,
1947 .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
4ddff493
BC
1948};
1949
1950/* mcbsp2 */
4ddff493 1951static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
437e8970 1952 { .name = "common", .irq = 22 + OMAP44XX_IRQ_GIC_START },
212738a4 1953 { .irq = -1 }
4ddff493
BC
1954};
1955
1956static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
1957 { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
1958 { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
bc614958 1959 { .dma_req = -1 }
4ddff493
BC
1960};
1961
844a3b63
PW
1962static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
1963 { .role = "pad_fck", .clk = "pad_clks_ck" },
d7a0b513 1964 { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" },
503d0ea2
PW
1965};
1966
4ddff493
BC
1967static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
1968 .name = "mcbsp2",
1969 .class = &omap44xx_mcbsp_hwmod_class,
a5322c6f 1970 .clkdm_name = "abe_clkdm",
4ddff493 1971 .mpu_irqs = omap44xx_mcbsp2_irqs,
4ddff493 1972 .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
4ddff493
BC
1973 .main_clk = "mcbsp2_fck",
1974 .prcm = {
1975 .omap4 = {
d0f0631d 1976 .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
27bb00b5 1977 .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
03fdefe5 1978 .modulemode = MODULEMODE_SWCTRL,
4ddff493
BC
1979 },
1980 },
503d0ea2
PW
1981 .opt_clks = mcbsp2_opt_clks,
1982 .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
4ddff493
BC
1983};
1984
1985/* mcbsp3 */
4ddff493 1986static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
437e8970 1987 { .name = "common", .irq = 23 + OMAP44XX_IRQ_GIC_START },
212738a4 1988 { .irq = -1 }
4ddff493
BC
1989};
1990
1991static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
1992 { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
1993 { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
bc614958 1994 { .dma_req = -1 }
4ddff493
BC
1995};
1996
503d0ea2
PW
1997static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
1998 { .role = "pad_fck", .clk = "pad_clks_ck" },
d7a0b513 1999 { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" },
503d0ea2
PW
2000};
2001
4ddff493
BC
2002static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
2003 .name = "mcbsp3",
2004 .class = &omap44xx_mcbsp_hwmod_class,
a5322c6f 2005 .clkdm_name = "abe_clkdm",
4ddff493 2006 .mpu_irqs = omap44xx_mcbsp3_irqs,
4ddff493 2007 .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
4ddff493
BC
2008 .main_clk = "mcbsp3_fck",
2009 .prcm = {
2010 .omap4 = {
d0f0631d 2011 .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
27bb00b5 2012 .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
03fdefe5 2013 .modulemode = MODULEMODE_SWCTRL,
4ddff493
BC
2014 },
2015 },
503d0ea2
PW
2016 .opt_clks = mcbsp3_opt_clks,
2017 .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
4ddff493
BC
2018};
2019
2020/* mcbsp4 */
4ddff493 2021static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
437e8970 2022 { .name = "common", .irq = 16 + OMAP44XX_IRQ_GIC_START },
212738a4 2023 { .irq = -1 }
4ddff493
BC
2024};
2025
2026static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
2027 { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
2028 { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
bc614958 2029 { .dma_req = -1 }
4ddff493
BC
2030};
2031
503d0ea2
PW
2032static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
2033 { .role = "pad_fck", .clk = "pad_clks_ck" },
d7a0b513 2034 { .role = "prcm_fck", .clk = "mcbsp4_sync_mux_ck" },
503d0ea2
PW
2035};
2036
4ddff493
BC
2037static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
2038 .name = "mcbsp4",
2039 .class = &omap44xx_mcbsp_hwmod_class,
a5322c6f 2040 .clkdm_name = "l4_per_clkdm",
4ddff493 2041 .mpu_irqs = omap44xx_mcbsp4_irqs,
4ddff493 2042 .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
4ddff493
BC
2043 .main_clk = "mcbsp4_fck",
2044 .prcm = {
2045 .omap4 = {
d0f0631d 2046 .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
27bb00b5 2047 .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
03fdefe5 2048 .modulemode = MODULEMODE_SWCTRL,
4ddff493
BC
2049 },
2050 },
503d0ea2
PW
2051 .opt_clks = mcbsp4_opt_clks,
2052 .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
4ddff493
BC
2053};
2054
407a6888
BC
2055/*
2056 * 'mcpdm' class
2057 * multi channel pdm controller (proprietary interface with phoenix power
2058 * ic)
2059 */
2060
2061static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
2062 .rev_offs = 0x0000,
2063 .sysc_offs = 0x0010,
2064 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
2065 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
2066 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2067 SIDLE_SMART_WKUP),
2068 .sysc_fields = &omap_hwmod_sysc_type2,
2069};
2070
2071static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
2072 .name = "mcpdm",
2073 .sysc = &omap44xx_mcpdm_sysc,
2074};
2075
2076/* mcpdm */
407a6888
BC
2077static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
2078 { .irq = 112 + OMAP44XX_IRQ_GIC_START },
212738a4 2079 { .irq = -1 }
407a6888
BC
2080};
2081
2082static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
2083 { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
2084 { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
bc614958 2085 { .dma_req = -1 }
407a6888
BC
2086};
2087
407a6888
BC
2088static struct omap_hwmod omap44xx_mcpdm_hwmod = {
2089 .name = "mcpdm",
2090 .class = &omap44xx_mcpdm_hwmod_class,
a5322c6f 2091 .clkdm_name = "abe_clkdm",
407a6888 2092 .mpu_irqs = omap44xx_mcpdm_irqs,
407a6888 2093 .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
407a6888 2094 .main_clk = "mcpdm_fck",
00fe610b 2095 .prcm = {
407a6888 2096 .omap4 = {
d0f0631d 2097 .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
27bb00b5 2098 .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
03fdefe5 2099 .modulemode = MODULEMODE_SWCTRL,
407a6888
BC
2100 },
2101 },
407a6888
BC
2102};
2103
9bcbd7f0
BC
2104/*
2105 * 'mcspi' class
2106 * multichannel serial port interface (mcspi) / master/slave synchronous serial
2107 * bus
2108 */
2109
2110static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
2111 .rev_offs = 0x0000,
2112 .sysc_offs = 0x0010,
2113 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
2114 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
2115 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2116 SIDLE_SMART_WKUP),
2117 .sysc_fields = &omap_hwmod_sysc_type2,
2118};
2119
2120static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
2121 .name = "mcspi",
2122 .sysc = &omap44xx_mcspi_sysc,
905a74d9 2123 .rev = OMAP4_MCSPI_REV,
9bcbd7f0
BC
2124};
2125
2126/* mcspi1 */
9bcbd7f0
BC
2127static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
2128 { .irq = 65 + OMAP44XX_IRQ_GIC_START },
212738a4 2129 { .irq = -1 }
9bcbd7f0
BC
2130};
2131
2132static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
2133 { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
2134 { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
2135 { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
2136 { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
2137 { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
2138 { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
2139 { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
2140 { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
bc614958 2141 { .dma_req = -1 }
9bcbd7f0
BC
2142};
2143
905a74d9
BC
2144/* mcspi1 dev_attr */
2145static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
2146 .num_chipselect = 4,
2147};
2148
9bcbd7f0
BC
2149static struct omap_hwmod omap44xx_mcspi1_hwmod = {
2150 .name = "mcspi1",
2151 .class = &omap44xx_mcspi_hwmod_class,
a5322c6f 2152 .clkdm_name = "l4_per_clkdm",
9bcbd7f0 2153 .mpu_irqs = omap44xx_mcspi1_irqs,
9bcbd7f0 2154 .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
9bcbd7f0
BC
2155 .main_clk = "mcspi1_fck",
2156 .prcm = {
2157 .omap4 = {
d0f0631d 2158 .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
27bb00b5 2159 .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
03fdefe5 2160 .modulemode = MODULEMODE_SWCTRL,
9bcbd7f0
BC
2161 },
2162 },
905a74d9 2163 .dev_attr = &mcspi1_dev_attr,
9bcbd7f0
BC
2164};
2165
2166/* mcspi2 */
9bcbd7f0
BC
2167static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
2168 { .irq = 66 + OMAP44XX_IRQ_GIC_START },
212738a4 2169 { .irq = -1 }
9bcbd7f0
BC
2170};
2171
2172static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
2173 { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
2174 { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
2175 { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
2176 { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
bc614958 2177 { .dma_req = -1 }
9bcbd7f0
BC
2178};
2179
905a74d9
BC
2180/* mcspi2 dev_attr */
2181static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
2182 .num_chipselect = 2,
2183};
2184
9bcbd7f0
BC
2185static struct omap_hwmod omap44xx_mcspi2_hwmod = {
2186 .name = "mcspi2",
2187 .class = &omap44xx_mcspi_hwmod_class,
a5322c6f 2188 .clkdm_name = "l4_per_clkdm",
9bcbd7f0 2189 .mpu_irqs = omap44xx_mcspi2_irqs,
9bcbd7f0 2190 .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
9bcbd7f0
BC
2191 .main_clk = "mcspi2_fck",
2192 .prcm = {
2193 .omap4 = {
d0f0631d 2194 .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
27bb00b5 2195 .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
03fdefe5 2196 .modulemode = MODULEMODE_SWCTRL,
9bcbd7f0
BC
2197 },
2198 },
905a74d9 2199 .dev_attr = &mcspi2_dev_attr,
9bcbd7f0
BC
2200};
2201
2202/* mcspi3 */
9bcbd7f0
BC
2203static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
2204 { .irq = 91 + OMAP44XX_IRQ_GIC_START },
212738a4 2205 { .irq = -1 }
9bcbd7f0
BC
2206};
2207
2208static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
2209 { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
2210 { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
2211 { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
2212 { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
bc614958 2213 { .dma_req = -1 }
9bcbd7f0
BC
2214};
2215
905a74d9
BC
2216/* mcspi3 dev_attr */
2217static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
2218 .num_chipselect = 2,
2219};
2220
9bcbd7f0
BC
2221static struct omap_hwmod omap44xx_mcspi3_hwmod = {
2222 .name = "mcspi3",
2223 .class = &omap44xx_mcspi_hwmod_class,
a5322c6f 2224 .clkdm_name = "l4_per_clkdm",
9bcbd7f0 2225 .mpu_irqs = omap44xx_mcspi3_irqs,
9bcbd7f0 2226 .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
9bcbd7f0
BC
2227 .main_clk = "mcspi3_fck",
2228 .prcm = {
2229 .omap4 = {
d0f0631d 2230 .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
27bb00b5 2231 .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
03fdefe5 2232 .modulemode = MODULEMODE_SWCTRL,
9bcbd7f0
BC
2233 },
2234 },
905a74d9 2235 .dev_attr = &mcspi3_dev_attr,
9bcbd7f0
BC
2236};
2237
2238/* mcspi4 */
9bcbd7f0
BC
2239static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
2240 { .irq = 48 + OMAP44XX_IRQ_GIC_START },
212738a4 2241 { .irq = -1 }
9bcbd7f0
BC
2242};
2243
2244static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
2245 { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
2246 { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
bc614958 2247 { .dma_req = -1 }
9bcbd7f0
BC
2248};
2249
905a74d9
BC
2250/* mcspi4 dev_attr */
2251static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
2252 .num_chipselect = 1,
2253};
2254
9bcbd7f0
BC
2255static struct omap_hwmod omap44xx_mcspi4_hwmod = {
2256 .name = "mcspi4",
2257 .class = &omap44xx_mcspi_hwmod_class,
a5322c6f 2258 .clkdm_name = "l4_per_clkdm",
9bcbd7f0 2259 .mpu_irqs = omap44xx_mcspi4_irqs,
9bcbd7f0 2260 .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
9bcbd7f0
BC
2261 .main_clk = "mcspi4_fck",
2262 .prcm = {
2263 .omap4 = {
d0f0631d 2264 .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
27bb00b5 2265 .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
03fdefe5 2266 .modulemode = MODULEMODE_SWCTRL,
9bcbd7f0
BC
2267 },
2268 },
905a74d9 2269 .dev_attr = &mcspi4_dev_attr,
9bcbd7f0
BC
2270};
2271
407a6888
BC
2272/*
2273 * 'mmc' class
2274 * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
2275 */
2276
2277static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
2278 .rev_offs = 0x0000,
2279 .sysc_offs = 0x0010,
2280 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
2281 SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
2282 SYSC_HAS_SOFTRESET),
2283 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2284 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
c614ebf6 2285 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
407a6888
BC
2286 .sysc_fields = &omap_hwmod_sysc_type2,
2287};
2288
2289static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
2290 .name = "mmc",
2291 .sysc = &omap44xx_mmc_sysc,
2292};
2293
2294/* mmc1 */
2295static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
2296 { .irq = 83 + OMAP44XX_IRQ_GIC_START },
212738a4 2297 { .irq = -1 }
407a6888
BC
2298};
2299
2300static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
2301 { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
2302 { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
bc614958 2303 { .dma_req = -1 }
407a6888
BC
2304};
2305
6ab8946f
KK
2306/* mmc1 dev_attr */
2307static struct omap_mmc_dev_attr mmc1_dev_attr = {
2308 .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
2309};
2310
407a6888
BC
2311static struct omap_hwmod omap44xx_mmc1_hwmod = {
2312 .name = "mmc1",
2313 .class = &omap44xx_mmc_hwmod_class,
a5322c6f 2314 .clkdm_name = "l3_init_clkdm",
407a6888 2315 .mpu_irqs = omap44xx_mmc1_irqs,
407a6888 2316 .sdma_reqs = omap44xx_mmc1_sdma_reqs,
407a6888 2317 .main_clk = "mmc1_fck",
00fe610b 2318 .prcm = {
407a6888 2319 .omap4 = {
d0f0631d 2320 .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
27bb00b5 2321 .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
03fdefe5 2322 .modulemode = MODULEMODE_SWCTRL,
407a6888
BC
2323 },
2324 },
6ab8946f 2325 .dev_attr = &mmc1_dev_attr,
407a6888
BC
2326};
2327
2328/* mmc2 */
2329static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
2330 { .irq = 86 + OMAP44XX_IRQ_GIC_START },
212738a4 2331 { .irq = -1 }
407a6888
BC
2332};
2333
2334static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
2335 { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
2336 { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
bc614958 2337 { .dma_req = -1 }
407a6888
BC
2338};
2339
407a6888
BC
2340static struct omap_hwmod omap44xx_mmc2_hwmod = {
2341 .name = "mmc2",
2342 .class = &omap44xx_mmc_hwmod_class,
a5322c6f 2343 .clkdm_name = "l3_init_clkdm",
407a6888 2344 .mpu_irqs = omap44xx_mmc2_irqs,
407a6888 2345 .sdma_reqs = omap44xx_mmc2_sdma_reqs,
407a6888 2346 .main_clk = "mmc2_fck",
00fe610b 2347 .prcm = {
407a6888 2348 .omap4 = {
d0f0631d 2349 .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
27bb00b5 2350 .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
03fdefe5 2351 .modulemode = MODULEMODE_SWCTRL,
407a6888
BC
2352 },
2353 },
407a6888
BC
2354};
2355
2356/* mmc3 */
407a6888
BC
2357static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
2358 { .irq = 94 + OMAP44XX_IRQ_GIC_START },
212738a4 2359 { .irq = -1 }
407a6888
BC
2360};
2361
2362static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
2363 { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
2364 { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
bc614958 2365 { .dma_req = -1 }
407a6888
BC
2366};
2367
407a6888
BC
2368static struct omap_hwmod omap44xx_mmc3_hwmod = {
2369 .name = "mmc3",
2370 .class = &omap44xx_mmc_hwmod_class,
a5322c6f 2371 .clkdm_name = "l4_per_clkdm",
407a6888 2372 .mpu_irqs = omap44xx_mmc3_irqs,
407a6888 2373 .sdma_reqs = omap44xx_mmc3_sdma_reqs,
407a6888 2374 .main_clk = "mmc3_fck",
00fe610b 2375 .prcm = {
407a6888 2376 .omap4 = {
d0f0631d 2377 .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
27bb00b5 2378 .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
03fdefe5 2379 .modulemode = MODULEMODE_SWCTRL,
407a6888
BC
2380 },
2381 },
407a6888
BC
2382};
2383
2384/* mmc4 */
407a6888
BC
2385static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
2386 { .irq = 96 + OMAP44XX_IRQ_GIC_START },
212738a4 2387 { .irq = -1 }
407a6888
BC
2388};
2389
2390static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
2391 { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
2392 { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
bc614958 2393 { .dma_req = -1 }
407a6888
BC
2394};
2395
407a6888
BC
2396static struct omap_hwmod omap44xx_mmc4_hwmod = {
2397 .name = "mmc4",
2398 .class = &omap44xx_mmc_hwmod_class,
a5322c6f 2399 .clkdm_name = "l4_per_clkdm",
407a6888 2400 .mpu_irqs = omap44xx_mmc4_irqs,
407a6888 2401 .sdma_reqs = omap44xx_mmc4_sdma_reqs,
407a6888 2402 .main_clk = "mmc4_fck",
00fe610b 2403 .prcm = {
407a6888 2404 .omap4 = {
d0f0631d 2405 .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
27bb00b5 2406 .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
03fdefe5 2407 .modulemode = MODULEMODE_SWCTRL,
407a6888
BC
2408 },
2409 },
407a6888
BC
2410};
2411
2412/* mmc5 */
407a6888
BC
2413static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
2414 { .irq = 59 + OMAP44XX_IRQ_GIC_START },
212738a4 2415 { .irq = -1 }
407a6888
BC
2416};
2417
2418static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
2419 { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
2420 { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
bc614958 2421 { .dma_req = -1 }
407a6888
BC
2422};
2423
407a6888
BC
2424static struct omap_hwmod omap44xx_mmc5_hwmod = {
2425 .name = "mmc5",
2426 .class = &omap44xx_mmc_hwmod_class,
a5322c6f 2427 .clkdm_name = "l4_per_clkdm",
407a6888 2428 .mpu_irqs = omap44xx_mmc5_irqs,
407a6888 2429 .sdma_reqs = omap44xx_mmc5_sdma_reqs,
407a6888 2430 .main_clk = "mmc5_fck",
00fe610b 2431 .prcm = {
407a6888 2432 .omap4 = {
d0f0631d 2433 .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
27bb00b5 2434 .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
03fdefe5 2435 .modulemode = MODULEMODE_SWCTRL,
407a6888
BC
2436 },
2437 },
407a6888
BC
2438};
2439
3b54baad
BC
2440/*
2441 * 'mpu' class
2442 * mpu sub-system
2443 */
2444
2445static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
fe13471c 2446 .name = "mpu",
db12ba53
BC
2447};
2448
3b54baad
BC
2449/* mpu */
2450static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
2451 { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
2452 { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
2453 { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
212738a4 2454 { .irq = -1 }
db12ba53
BC
2455};
2456
3b54baad
BC
2457static struct omap_hwmod omap44xx_mpu_hwmod = {
2458 .name = "mpu",
2459 .class = &omap44xx_mpu_hwmod_class,
a5322c6f 2460 .clkdm_name = "mpuss_clkdm",
7ecc5373 2461 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
3b54baad 2462 .mpu_irqs = omap44xx_mpu_irqs,
3b54baad 2463 .main_clk = "dpll_mpu_m2_ck",
db12ba53
BC
2464 .prcm = {
2465 .omap4 = {
d0f0631d 2466 .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
27bb00b5 2467 .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
db12ba53
BC
2468 },
2469 },
db12ba53
BC
2470};
2471
e17f18c0
PW
2472/*
2473 * 'ocmc_ram' class
2474 * top-level core on-chip ram
2475 */
2476
2477static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = {
2478 .name = "ocmc_ram",
2479};
2480
2481/* ocmc_ram */
2482static struct omap_hwmod omap44xx_ocmc_ram_hwmod = {
2483 .name = "ocmc_ram",
2484 .class = &omap44xx_ocmc_ram_hwmod_class,
2485 .clkdm_name = "l3_2_clkdm",
2486 .prcm = {
2487 .omap4 = {
2488 .clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET,
2489 .context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET,
2490 },
2491 },
2492};
2493
0c668875
BC
2494/*
2495 * 'ocp2scp' class
2496 * bridge to transform ocp interface protocol to scp (serial control port)
2497 * protocol
2498 */
2499
2500static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = {
2501 .name = "ocp2scp",
2502};
2503
2504/* ocp2scp_usb_phy */
2505static struct omap_hwmod_opt_clk ocp2scp_usb_phy_opt_clks[] = {
2506 { .role = "phy_48m", .clk = "ocp2scp_usb_phy_phy_48m" },
2507};
2508
2509static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = {
2510 .name = "ocp2scp_usb_phy",
2511 .class = &omap44xx_ocp2scp_hwmod_class,
2512 .clkdm_name = "l3_init_clkdm",
2513 .prcm = {
2514 .omap4 = {
2515 .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET,
2516 .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET,
2517 .modulemode = MODULEMODE_HWCTRL,
2518 },
2519 },
2520 .opt_clks = ocp2scp_usb_phy_opt_clks,
2521 .opt_clks_cnt = ARRAY_SIZE(ocp2scp_usb_phy_opt_clks),
2522};
2523
794b480a
PW
2524/*
2525 * 'prcm' class
2526 * power and reset manager (part of the prcm infrastructure) + clock manager 2
2527 * + clock manager 1 (in always on power domain) + local prm in mpu
2528 */
2529
2530static struct omap_hwmod_class omap44xx_prcm_hwmod_class = {
2531 .name = "prcm",
2532};
2533
2534/* prcm_mpu */
2535static struct omap_hwmod omap44xx_prcm_mpu_hwmod = {
2536 .name = "prcm_mpu",
2537 .class = &omap44xx_prcm_hwmod_class,
2538 .clkdm_name = "l4_wkup_clkdm",
2539};
2540
2541/* cm_core_aon */
2542static struct omap_hwmod omap44xx_cm_core_aon_hwmod = {
2543 .name = "cm_core_aon",
2544 .class = &omap44xx_prcm_hwmod_class,
794b480a
PW
2545};
2546
2547/* cm_core */
2548static struct omap_hwmod omap44xx_cm_core_hwmod = {
2549 .name = "cm_core",
2550 .class = &omap44xx_prcm_hwmod_class,
794b480a
PW
2551};
2552
2553/* prm */
2554static struct omap_hwmod_irq_info omap44xx_prm_irqs[] = {
2555 { .irq = 11 + OMAP44XX_IRQ_GIC_START },
2556 { .irq = -1 }
2557};
2558
2559static struct omap_hwmod_rst_info omap44xx_prm_resets[] = {
2560 { .name = "rst_global_warm_sw", .rst_shift = 0 },
2561 { .name = "rst_global_cold_sw", .rst_shift = 1 },
2562};
2563
2564static struct omap_hwmod omap44xx_prm_hwmod = {
2565 .name = "prm",
2566 .class = &omap44xx_prcm_hwmod_class,
794b480a
PW
2567 .mpu_irqs = omap44xx_prm_irqs,
2568 .rst_lines = omap44xx_prm_resets,
2569 .rst_lines_cnt = ARRAY_SIZE(omap44xx_prm_resets),
2570};
2571
2572/*
2573 * 'scrm' class
2574 * system clock and reset manager
2575 */
2576
2577static struct omap_hwmod_class omap44xx_scrm_hwmod_class = {
2578 .name = "scrm",
2579};
2580
2581/* scrm */
2582static struct omap_hwmod omap44xx_scrm_hwmod = {
2583 .name = "scrm",
2584 .class = &omap44xx_scrm_hwmod_class,
2585 .clkdm_name = "l4_wkup_clkdm",
2586};
2587
42b9e387
PW
2588/*
2589 * 'sl2if' class
2590 * shared level 2 memory interface
2591 */
2592
2593static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {
2594 .name = "sl2if",
2595};
2596
2597/* sl2if */
2598static struct omap_hwmod omap44xx_sl2if_hwmod = {
2599 .name = "sl2if",
2600 .class = &omap44xx_sl2if_hwmod_class,
2601 .clkdm_name = "ivahd_clkdm",
2602 .prcm = {
2603 .omap4 = {
2604 .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,
2605 .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,
2606 .modulemode = MODULEMODE_HWCTRL,
2607 },
2608 },
2609};
2610
1e3b5e59
BC
2611/*
2612 * 'slimbus' class
2613 * bidirectional, multi-drop, multi-channel two-line serial interface between
2614 * the device and external components
2615 */
2616
2617static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
2618 .rev_offs = 0x0000,
2619 .sysc_offs = 0x0010,
2620 .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
2621 SYSC_HAS_SOFTRESET),
2622 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2623 SIDLE_SMART_WKUP),
2624 .sysc_fields = &omap_hwmod_sysc_type2,
2625};
2626
2627static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
2628 .name = "slimbus",
2629 .sysc = &omap44xx_slimbus_sysc,
2630};
2631
2632/* slimbus1 */
2633static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
2634 { .irq = 97 + OMAP44XX_IRQ_GIC_START },
2635 { .irq = -1 }
2636};
2637
2638static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
2639 { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
2640 { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
2641 { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
2642 { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
2643 { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
2644 { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
2645 { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
2646 { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
2647 { .dma_req = -1 }
2648};
2649
2650static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
2651 { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
2652 { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
2653 { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
2654 { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
2655};
2656
2657static struct omap_hwmod omap44xx_slimbus1_hwmod = {
2658 .name = "slimbus1",
2659 .class = &omap44xx_slimbus_hwmod_class,
2660 .clkdm_name = "abe_clkdm",
2661 .mpu_irqs = omap44xx_slimbus1_irqs,
2662 .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
2663 .prcm = {
2664 .omap4 = {
2665 .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
2666 .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
2667 .modulemode = MODULEMODE_SWCTRL,
2668 },
2669 },
2670 .opt_clks = slimbus1_opt_clks,
2671 .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
2672};
2673
2674/* slimbus2 */
2675static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
2676 { .irq = 98 + OMAP44XX_IRQ_GIC_START },
2677 { .irq = -1 }
2678};
2679
2680static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
2681 { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
2682 { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
2683 { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
2684 { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
2685 { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
2686 { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
2687 { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
2688 { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
2689 { .dma_req = -1 }
2690};
2691
2692static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
2693 { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
2694 { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
2695 { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
2696};
2697
2698static struct omap_hwmod omap44xx_slimbus2_hwmod = {
2699 .name = "slimbus2",
2700 .class = &omap44xx_slimbus_hwmod_class,
2701 .clkdm_name = "l4_per_clkdm",
2702 .mpu_irqs = omap44xx_slimbus2_irqs,
2703 .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
2704 .prcm = {
2705 .omap4 = {
2706 .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
2707 .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
2708 .modulemode = MODULEMODE_SWCTRL,
2709 },
2710 },
2711 .opt_clks = slimbus2_opt_clks,
2712 .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
2713};
2714
1f6a717f
BC
2715/*
2716 * 'smartreflex' class
2717 * smartreflex module (monitor silicon performance and outputs a measure of
2718 * performance error)
2719 */
2720
2721/* The IP is not compliant to type1 / type2 scheme */
2722static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
2723 .sidle_shift = 24,
2724 .enwkup_shift = 26,
2725};
2726
2727static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
2728 .sysc_offs = 0x0038,
2729 .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
2730 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2731 SIDLE_SMART_WKUP),
2732 .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
2733};
2734
2735static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
fe13471c
BC
2736 .name = "smartreflex",
2737 .sysc = &omap44xx_smartreflex_sysc,
2738 .rev = 2,
1f6a717f
BC
2739};
2740
2741/* smartreflex_core */
cea6b942
SG
2742static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
2743 .sensor_voltdm_name = "core",
2744};
2745
1f6a717f
BC
2746static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
2747 { .irq = 19 + OMAP44XX_IRQ_GIC_START },
212738a4 2748 { .irq = -1 }
1f6a717f
BC
2749};
2750
1f6a717f
BC
2751static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
2752 .name = "smartreflex_core",
2753 .class = &omap44xx_smartreflex_hwmod_class,
a5322c6f 2754 .clkdm_name = "l4_ao_clkdm",
1f6a717f 2755 .mpu_irqs = omap44xx_smartreflex_core_irqs,
212738a4 2756
1f6a717f 2757 .main_clk = "smartreflex_core_fck",
1f6a717f
BC
2758 .prcm = {
2759 .omap4 = {
d0f0631d 2760 .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
27bb00b5 2761 .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
03fdefe5 2762 .modulemode = MODULEMODE_SWCTRL,
1f6a717f
BC
2763 },
2764 },
cea6b942 2765 .dev_attr = &smartreflex_core_dev_attr,
1f6a717f
BC
2766};
2767
2768/* smartreflex_iva */
cea6b942
SG
2769static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
2770 .sensor_voltdm_name = "iva",
2771};
2772
1f6a717f
BC
2773static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
2774 { .irq = 102 + OMAP44XX_IRQ_GIC_START },
212738a4 2775 { .irq = -1 }
1f6a717f
BC
2776};
2777
1f6a717f
BC
2778static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
2779 .name = "smartreflex_iva",
2780 .class = &omap44xx_smartreflex_hwmod_class,
a5322c6f 2781 .clkdm_name = "l4_ao_clkdm",
1f6a717f 2782 .mpu_irqs = omap44xx_smartreflex_iva_irqs,
1f6a717f 2783 .main_clk = "smartreflex_iva_fck",
1f6a717f
BC
2784 .prcm = {
2785 .omap4 = {
d0f0631d 2786 .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
27bb00b5 2787 .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
03fdefe5 2788 .modulemode = MODULEMODE_SWCTRL,
1f6a717f
BC
2789 },
2790 },
cea6b942 2791 .dev_attr = &smartreflex_iva_dev_attr,
1f6a717f
BC
2792};
2793
2794/* smartreflex_mpu */
cea6b942
SG
2795static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
2796 .sensor_voltdm_name = "mpu",
2797};
2798
1f6a717f
BC
2799static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
2800 { .irq = 18 + OMAP44XX_IRQ_GIC_START },
212738a4 2801 { .irq = -1 }
1f6a717f
BC
2802};
2803
1f6a717f
BC
2804static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
2805 .name = "smartreflex_mpu",
2806 .class = &omap44xx_smartreflex_hwmod_class,
a5322c6f 2807 .clkdm_name = "l4_ao_clkdm",
1f6a717f 2808 .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
1f6a717f 2809 .main_clk = "smartreflex_mpu_fck",
1f6a717f
BC
2810 .prcm = {
2811 .omap4 = {
d0f0631d 2812 .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
27bb00b5 2813 .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
03fdefe5 2814 .modulemode = MODULEMODE_SWCTRL,
1f6a717f
BC
2815 },
2816 },
cea6b942 2817 .dev_attr = &smartreflex_mpu_dev_attr,
1f6a717f
BC
2818};
2819
d11c217f
BC
2820/*
2821 * 'spinlock' class
2822 * spinlock provides hardware assistance for synchronizing the processes
2823 * running on multiple processors
2824 */
2825
2826static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
2827 .rev_offs = 0x0000,
2828 .sysc_offs = 0x0010,
2829 .syss_offs = 0x0014,
2830 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
2831 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
2832 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
2833 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2834 SIDLE_SMART_WKUP),
2835 .sysc_fields = &omap_hwmod_sysc_type1,
2836};
2837
2838static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
2839 .name = "spinlock",
2840 .sysc = &omap44xx_spinlock_sysc,
2841};
2842
2843/* spinlock */
d11c217f
BC
2844static struct omap_hwmod omap44xx_spinlock_hwmod = {
2845 .name = "spinlock",
2846 .class = &omap44xx_spinlock_hwmod_class,
a5322c6f 2847 .clkdm_name = "l4_cfg_clkdm",
d11c217f
BC
2848 .prcm = {
2849 .omap4 = {
d0f0631d 2850 .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
27bb00b5 2851 .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
d11c217f
BC
2852 },
2853 },
d11c217f
BC
2854};
2855
35d1a66a
BC
2856/*
2857 * 'timer' class
2858 * general purpose timer module with accurate 1ms tick
2859 * This class contains several variants: ['timer_1ms', 'timer']
2860 */
2861
2862static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
2863 .rev_offs = 0x0000,
2864 .sysc_offs = 0x0010,
2865 .syss_offs = 0x0014,
2866 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
2867 SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
2868 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
2869 SYSS_HAS_RESET_STATUS),
2870 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2871 .sysc_fields = &omap_hwmod_sysc_type1,
2872};
2873
2874static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
2875 .name = "timer",
2876 .sysc = &omap44xx_timer_1ms_sysc,
2877};
2878
2879static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
2880 .rev_offs = 0x0000,
2881 .sysc_offs = 0x0010,
2882 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
2883 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
2884 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2885 SIDLE_SMART_WKUP),
2886 .sysc_fields = &omap_hwmod_sysc_type2,
2887};
2888
2889static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
2890 .name = "timer",
2891 .sysc = &omap44xx_timer_sysc,
2892};
2893
c345c8b0
TKD
2894/* always-on timers dev attribute */
2895static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
2896 .timer_capability = OMAP_TIMER_ALWON,
2897};
2898
2899/* pwm timers dev attribute */
2900static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
2901 .timer_capability = OMAP_TIMER_HAS_PWM,
2902};
2903
35d1a66a 2904/* timer1 */
35d1a66a
BC
2905static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
2906 { .irq = 37 + OMAP44XX_IRQ_GIC_START },
212738a4 2907 { .irq = -1 }
35d1a66a
BC
2908};
2909
35d1a66a
BC
2910static struct omap_hwmod omap44xx_timer1_hwmod = {
2911 .name = "timer1",
2912 .class = &omap44xx_timer_1ms_hwmod_class,
a5322c6f 2913 .clkdm_name = "l4_wkup_clkdm",
35d1a66a 2914 .mpu_irqs = omap44xx_timer1_irqs,
35d1a66a
BC
2915 .main_clk = "timer1_fck",
2916 .prcm = {
2917 .omap4 = {
d0f0631d 2918 .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
27bb00b5 2919 .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
03fdefe5 2920 .modulemode = MODULEMODE_SWCTRL,
35d1a66a
BC
2921 },
2922 },
c345c8b0 2923 .dev_attr = &capability_alwon_dev_attr,
35d1a66a
BC
2924};
2925
2926/* timer2 */
35d1a66a
BC
2927static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
2928 { .irq = 38 + OMAP44XX_IRQ_GIC_START },
212738a4 2929 { .irq = -1 }
35d1a66a
BC
2930};
2931
35d1a66a
BC
2932static struct omap_hwmod omap44xx_timer2_hwmod = {
2933 .name = "timer2",
2934 .class = &omap44xx_timer_1ms_hwmod_class,
a5322c6f 2935 .clkdm_name = "l4_per_clkdm",
35d1a66a 2936 .mpu_irqs = omap44xx_timer2_irqs,
35d1a66a
BC
2937 .main_clk = "timer2_fck",
2938 .prcm = {
2939 .omap4 = {
d0f0631d 2940 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
27bb00b5 2941 .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
03fdefe5 2942 .modulemode = MODULEMODE_SWCTRL,
35d1a66a
BC
2943 },
2944 },
35d1a66a
BC
2945};
2946
2947/* timer3 */
35d1a66a
BC
2948static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
2949 { .irq = 39 + OMAP44XX_IRQ_GIC_START },
212738a4 2950 { .irq = -1 }
35d1a66a
BC
2951};
2952
35d1a66a
BC
2953static struct omap_hwmod omap44xx_timer3_hwmod = {
2954 .name = "timer3",
2955 .class = &omap44xx_timer_hwmod_class,
a5322c6f 2956 .clkdm_name = "l4_per_clkdm",
35d1a66a 2957 .mpu_irqs = omap44xx_timer3_irqs,
35d1a66a
BC
2958 .main_clk = "timer3_fck",
2959 .prcm = {
2960 .omap4 = {
d0f0631d 2961 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
27bb00b5 2962 .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
03fdefe5 2963 .modulemode = MODULEMODE_SWCTRL,
35d1a66a
BC
2964 },
2965 },
35d1a66a
BC
2966};
2967
2968/* timer4 */
35d1a66a
BC
2969static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
2970 { .irq = 40 + OMAP44XX_IRQ_GIC_START },
212738a4 2971 { .irq = -1 }
35d1a66a
BC
2972};
2973
35d1a66a
BC
2974static struct omap_hwmod omap44xx_timer4_hwmod = {
2975 .name = "timer4",
2976 .class = &omap44xx_timer_hwmod_class,
a5322c6f 2977 .clkdm_name = "l4_per_clkdm",
35d1a66a 2978 .mpu_irqs = omap44xx_timer4_irqs,
35d1a66a
BC
2979 .main_clk = "timer4_fck",
2980 .prcm = {
2981 .omap4 = {
d0f0631d 2982 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
27bb00b5 2983 .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
03fdefe5 2984 .modulemode = MODULEMODE_SWCTRL,
35d1a66a
BC
2985 },
2986 },
35d1a66a
BC
2987};
2988
2989/* timer5 */
35d1a66a
BC
2990static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
2991 { .irq = 41 + OMAP44XX_IRQ_GIC_START },
212738a4 2992 { .irq = -1 }
35d1a66a
BC
2993};
2994
35d1a66a
BC
2995static struct omap_hwmod omap44xx_timer5_hwmod = {
2996 .name = "timer5",
2997 .class = &omap44xx_timer_hwmod_class,
a5322c6f 2998 .clkdm_name = "abe_clkdm",
35d1a66a 2999 .mpu_irqs = omap44xx_timer5_irqs,
35d1a66a
BC
3000 .main_clk = "timer5_fck",
3001 .prcm = {
3002 .omap4 = {
d0f0631d 3003 .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
27bb00b5 3004 .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
03fdefe5 3005 .modulemode = MODULEMODE_SWCTRL,
35d1a66a
BC
3006 },
3007 },
35d1a66a
BC
3008};
3009
3010/* timer6 */
35d1a66a
BC
3011static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
3012 { .irq = 42 + OMAP44XX_IRQ_GIC_START },
212738a4 3013 { .irq = -1 }
35d1a66a
BC
3014};
3015
35d1a66a
BC
3016static struct omap_hwmod omap44xx_timer6_hwmod = {
3017 .name = "timer6",
3018 .class = &omap44xx_timer_hwmod_class,
a5322c6f 3019 .clkdm_name = "abe_clkdm",
35d1a66a 3020 .mpu_irqs = omap44xx_timer6_irqs,
212738a4 3021
35d1a66a
BC
3022 .main_clk = "timer6_fck",
3023 .prcm = {
3024 .omap4 = {
d0f0631d 3025 .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
27bb00b5 3026 .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
03fdefe5 3027 .modulemode = MODULEMODE_SWCTRL,
35d1a66a
BC
3028 },
3029 },
35d1a66a
BC
3030};
3031
3032/* timer7 */
35d1a66a
BC
3033static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
3034 { .irq = 43 + OMAP44XX_IRQ_GIC_START },
212738a4 3035 { .irq = -1 }
35d1a66a
BC
3036};
3037
35d1a66a
BC
3038static struct omap_hwmod omap44xx_timer7_hwmod = {
3039 .name = "timer7",
3040 .class = &omap44xx_timer_hwmod_class,
a5322c6f 3041 .clkdm_name = "abe_clkdm",
35d1a66a 3042 .mpu_irqs = omap44xx_timer7_irqs,
35d1a66a
BC
3043 .main_clk = "timer7_fck",
3044 .prcm = {
3045 .omap4 = {
d0f0631d 3046 .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
27bb00b5 3047 .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
03fdefe5 3048 .modulemode = MODULEMODE_SWCTRL,
35d1a66a
BC
3049 },
3050 },
35d1a66a
BC
3051};
3052
3053/* timer8 */
35d1a66a
BC
3054static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
3055 { .irq = 44 + OMAP44XX_IRQ_GIC_START },
212738a4 3056 { .irq = -1 }
35d1a66a
BC
3057};
3058
35d1a66a
BC
3059static struct omap_hwmod omap44xx_timer8_hwmod = {
3060 .name = "timer8",
3061 .class = &omap44xx_timer_hwmod_class,
a5322c6f 3062 .clkdm_name = "abe_clkdm",
35d1a66a 3063 .mpu_irqs = omap44xx_timer8_irqs,
35d1a66a
BC
3064 .main_clk = "timer8_fck",
3065 .prcm = {
3066 .omap4 = {
d0f0631d 3067 .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
27bb00b5 3068 .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
03fdefe5 3069 .modulemode = MODULEMODE_SWCTRL,
35d1a66a
BC
3070 },
3071 },
c345c8b0 3072 .dev_attr = &capability_pwm_dev_attr,
35d1a66a
BC
3073};
3074
3075/* timer9 */
35d1a66a
BC
3076static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
3077 { .irq = 45 + OMAP44XX_IRQ_GIC_START },
212738a4 3078 { .irq = -1 }
35d1a66a
BC
3079};
3080
35d1a66a
BC
3081static struct omap_hwmod omap44xx_timer9_hwmod = {
3082 .name = "timer9",
3083 .class = &omap44xx_timer_hwmod_class,
a5322c6f 3084 .clkdm_name = "l4_per_clkdm",
35d1a66a 3085 .mpu_irqs = omap44xx_timer9_irqs,
35d1a66a
BC
3086 .main_clk = "timer9_fck",
3087 .prcm = {
3088 .omap4 = {
d0f0631d 3089 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
27bb00b5 3090 .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
03fdefe5 3091 .modulemode = MODULEMODE_SWCTRL,
35d1a66a
BC
3092 },
3093 },
c345c8b0 3094 .dev_attr = &capability_pwm_dev_attr,
35d1a66a
BC
3095};
3096
3097/* timer10 */
35d1a66a
BC
3098static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
3099 { .irq = 46 + OMAP44XX_IRQ_GIC_START },
212738a4 3100 { .irq = -1 }
35d1a66a
BC
3101};
3102
35d1a66a
BC
3103static struct omap_hwmod omap44xx_timer10_hwmod = {
3104 .name = "timer10",
3105 .class = &omap44xx_timer_1ms_hwmod_class,
a5322c6f 3106 .clkdm_name = "l4_per_clkdm",
35d1a66a 3107 .mpu_irqs = omap44xx_timer10_irqs,
35d1a66a
BC
3108 .main_clk = "timer10_fck",
3109 .prcm = {
3110 .omap4 = {
d0f0631d 3111 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
27bb00b5 3112 .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
03fdefe5 3113 .modulemode = MODULEMODE_SWCTRL,
35d1a66a
BC
3114 },
3115 },
c345c8b0 3116 .dev_attr = &capability_pwm_dev_attr,
35d1a66a
BC
3117};
3118
3119/* timer11 */
35d1a66a
BC
3120static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
3121 { .irq = 47 + OMAP44XX_IRQ_GIC_START },
212738a4 3122 { .irq = -1 }
35d1a66a
BC
3123};
3124
35d1a66a
BC
3125static struct omap_hwmod omap44xx_timer11_hwmod = {
3126 .name = "timer11",
3127 .class = &omap44xx_timer_hwmod_class,
a5322c6f 3128 .clkdm_name = "l4_per_clkdm",
35d1a66a 3129 .mpu_irqs = omap44xx_timer11_irqs,
35d1a66a
BC
3130 .main_clk = "timer11_fck",
3131 .prcm = {
3132 .omap4 = {
d0f0631d 3133 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
27bb00b5 3134 .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
03fdefe5 3135 .modulemode = MODULEMODE_SWCTRL,
35d1a66a
BC
3136 },
3137 },
c345c8b0 3138 .dev_attr = &capability_pwm_dev_attr,
35d1a66a
BC
3139};
3140
9780a9cf 3141/*
3b54baad
BC
3142 * 'uart' class
3143 * universal asynchronous receiver/transmitter (uart)
9780a9cf
BC
3144 */
3145
3b54baad
BC
3146static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
3147 .rev_offs = 0x0050,
3148 .sysc_offs = 0x0054,
3149 .syss_offs = 0x0058,
3150 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
0cfe8751
BC
3151 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
3152 SYSS_HAS_RESET_STATUS),
7cffa6b8
BC
3153 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3154 SIDLE_SMART_WKUP),
9780a9cf
BC
3155 .sysc_fields = &omap_hwmod_sysc_type1,
3156};
3157
3b54baad 3158static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
fe13471c
BC
3159 .name = "uart",
3160 .sysc = &omap44xx_uart_sysc,
9780a9cf
BC
3161};
3162
3b54baad 3163/* uart1 */
3b54baad
BC
3164static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
3165 { .irq = 72 + OMAP44XX_IRQ_GIC_START },
212738a4 3166 { .irq = -1 }
9780a9cf
BC
3167};
3168
3b54baad
BC
3169static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
3170 { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
3171 { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
bc614958 3172 { .dma_req = -1 }
9780a9cf
BC
3173};
3174
3b54baad
BC
3175static struct omap_hwmod omap44xx_uart1_hwmod = {
3176 .name = "uart1",
3177 .class = &omap44xx_uart_hwmod_class,
a5322c6f 3178 .clkdm_name = "l4_per_clkdm",
3b54baad 3179 .mpu_irqs = omap44xx_uart1_irqs,
3b54baad 3180 .sdma_reqs = omap44xx_uart1_sdma_reqs,
3b54baad 3181 .main_clk = "uart1_fck",
9780a9cf
BC
3182 .prcm = {
3183 .omap4 = {
d0f0631d 3184 .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
27bb00b5 3185 .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
03fdefe5 3186 .modulemode = MODULEMODE_SWCTRL,
9780a9cf
BC
3187 },
3188 },
9780a9cf
BC
3189};
3190
3b54baad 3191/* uart2 */
3b54baad
BC
3192static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
3193 { .irq = 73 + OMAP44XX_IRQ_GIC_START },
212738a4 3194 { .irq = -1 }
9780a9cf
BC
3195};
3196
3b54baad
BC
3197static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
3198 { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
3199 { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
bc614958 3200 { .dma_req = -1 }
3b54baad
BC
3201};
3202
3b54baad
BC
3203static struct omap_hwmod omap44xx_uart2_hwmod = {
3204 .name = "uart2",
3205 .class = &omap44xx_uart_hwmod_class,
a5322c6f 3206 .clkdm_name = "l4_per_clkdm",
3b54baad 3207 .mpu_irqs = omap44xx_uart2_irqs,
3b54baad 3208 .sdma_reqs = omap44xx_uart2_sdma_reqs,
3b54baad 3209 .main_clk = "uart2_fck",
9780a9cf
BC
3210 .prcm = {
3211 .omap4 = {
d0f0631d 3212 .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
27bb00b5 3213 .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
03fdefe5 3214 .modulemode = MODULEMODE_SWCTRL,
9780a9cf
BC
3215 },
3216 },
9780a9cf
BC
3217};
3218
3b54baad 3219/* uart3 */
3b54baad
BC
3220static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
3221 { .irq = 74 + OMAP44XX_IRQ_GIC_START },
212738a4 3222 { .irq = -1 }
9780a9cf
BC
3223};
3224
3b54baad
BC
3225static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
3226 { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
3227 { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
bc614958 3228 { .dma_req = -1 }
3b54baad
BC
3229};
3230
3b54baad
BC
3231static struct omap_hwmod omap44xx_uart3_hwmod = {
3232 .name = "uart3",
3233 .class = &omap44xx_uart_hwmod_class,
a5322c6f 3234 .clkdm_name = "l4_per_clkdm",
7ecc5373 3235 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
3b54baad 3236 .mpu_irqs = omap44xx_uart3_irqs,
3b54baad 3237 .sdma_reqs = omap44xx_uart3_sdma_reqs,
3b54baad 3238 .main_clk = "uart3_fck",
9780a9cf
BC
3239 .prcm = {
3240 .omap4 = {
d0f0631d 3241 .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
27bb00b5 3242 .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
03fdefe5 3243 .modulemode = MODULEMODE_SWCTRL,
9780a9cf
BC
3244 },
3245 },
9780a9cf
BC
3246};
3247
3b54baad 3248/* uart4 */
3b54baad
BC
3249static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
3250 { .irq = 70 + OMAP44XX_IRQ_GIC_START },
212738a4 3251 { .irq = -1 }
9780a9cf
BC
3252};
3253
3b54baad
BC
3254static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
3255 { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
3256 { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
bc614958 3257 { .dma_req = -1 }
3b54baad
BC
3258};
3259
3b54baad
BC
3260static struct omap_hwmod omap44xx_uart4_hwmod = {
3261 .name = "uart4",
3262 .class = &omap44xx_uart_hwmod_class,
a5322c6f 3263 .clkdm_name = "l4_per_clkdm",
3b54baad 3264 .mpu_irqs = omap44xx_uart4_irqs,
3b54baad 3265 .sdma_reqs = omap44xx_uart4_sdma_reqs,
3b54baad 3266 .main_clk = "uart4_fck",
9780a9cf
BC
3267 .prcm = {
3268 .omap4 = {
d0f0631d 3269 .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
27bb00b5 3270 .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
03fdefe5 3271 .modulemode = MODULEMODE_SWCTRL,
9780a9cf
BC
3272 },
3273 },
9780a9cf
BC
3274};
3275
0c668875
BC
3276/*
3277 * 'usb_host_fs' class
3278 * full-speed usb host controller
3279 */
3280
3281/* The IP is not compliant to type1 / type2 scheme */
3282static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs = {
3283 .midle_shift = 4,
3284 .sidle_shift = 2,
3285 .srst_shift = 1,
3286};
3287
3288static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = {
3289 .rev_offs = 0x0000,
3290 .sysc_offs = 0x0210,
3291 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
3292 SYSC_HAS_SOFTRESET),
3293 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3294 SIDLE_SMART_WKUP),
3295 .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs,
3296};
3297
3298static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = {
3299 .name = "usb_host_fs",
3300 .sysc = &omap44xx_usb_host_fs_sysc,
3301};
3302
3303/* usb_host_fs */
3304static struct omap_hwmod_irq_info omap44xx_usb_host_fs_irqs[] = {
3305 { .name = "std", .irq = 89 + OMAP44XX_IRQ_GIC_START },
3306 { .name = "smi", .irq = 90 + OMAP44XX_IRQ_GIC_START },
3307 { .irq = -1 }
3308};
3309
3310static struct omap_hwmod omap44xx_usb_host_fs_hwmod = {
3311 .name = "usb_host_fs",
3312 .class = &omap44xx_usb_host_fs_hwmod_class,
3313 .clkdm_name = "l3_init_clkdm",
3314 .mpu_irqs = omap44xx_usb_host_fs_irqs,
3315 .main_clk = "usb_host_fs_fck",
3316 .prcm = {
3317 .omap4 = {
3318 .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET,
3319 .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET,
3320 .modulemode = MODULEMODE_SWCTRL,
3321 },
3322 },
3323};
3324
5844c4ea 3325/*
844a3b63
PW
3326 * 'usb_host_hs' class
3327 * high-speed multi-port usb host controller
5844c4ea
BC
3328 */
3329
844a3b63
PW
3330static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
3331 .rev_offs = 0x0000,
3332 .sysc_offs = 0x0010,
3333 .syss_offs = 0x0014,
3334 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
3335 SYSC_HAS_SOFTRESET),
5844c4ea
BC
3336 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3337 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
844a3b63
PW
3338 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
3339 .sysc_fields = &omap_hwmod_sysc_type2,
5844c4ea
BC
3340};
3341
844a3b63
PW
3342static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
3343 .name = "usb_host_hs",
3344 .sysc = &omap44xx_usb_host_hs_sysc,
5844c4ea
BC
3345};
3346
844a3b63
PW
3347/* usb_host_hs */
3348static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
3349 { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
3350 { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
212738a4 3351 { .irq = -1 }
5844c4ea
BC
3352};
3353
844a3b63
PW
3354static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
3355 .name = "usb_host_hs",
3356 .class = &omap44xx_usb_host_hs_hwmod_class,
a5322c6f 3357 .clkdm_name = "l3_init_clkdm",
844a3b63 3358 .main_clk = "usb_host_hs_fck",
5844c4ea
BC
3359 .prcm = {
3360 .omap4 = {
844a3b63
PW
3361 .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
3362 .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
3363 .modulemode = MODULEMODE_SWCTRL,
3364 },
3365 },
3366 .mpu_irqs = omap44xx_usb_host_hs_irqs,
3367
3368 /*
3369 * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
3370 * id: i660
3371 *
3372 * Description:
3373 * In the following configuration :
3374 * - USBHOST module is set to smart-idle mode
3375 * - PRCM asserts idle_req to the USBHOST module ( This typically
3376 * happens when the system is going to a low power mode : all ports
3377 * have been suspended, the master part of the USBHOST module has
3378 * entered the standby state, and SW has cut the functional clocks)
3379 * - an USBHOST interrupt occurs before the module is able to answer
3380 * idle_ack, typically a remote wakeup IRQ.
3381 * Then the USB HOST module will enter a deadlock situation where it
3382 * is no more accessible nor functional.
3383 *
3384 * Workaround:
3385 * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
3386 */
3387
3388 /*
3389 * Errata: USB host EHCI may stall when entering smart-standby mode
3390 * Id: i571
3391 *
3392 * Description:
3393 * When the USBHOST module is set to smart-standby mode, and when it is
3394 * ready to enter the standby state (i.e. all ports are suspended and
3395 * all attached devices are in suspend mode), then it can wrongly assert
3396 * the Mstandby signal too early while there are still some residual OCP
3397 * transactions ongoing. If this condition occurs, the internal state
3398 * machine may go to an undefined state and the USB link may be stuck
3399 * upon the next resume.
3400 *
3401 * Workaround:
3402 * Don't use smart standby; use only force standby,
3403 * hence HWMOD_SWSUP_MSTANDBY
3404 */
3405
3406 /*
3407 * During system boot; If the hwmod framework resets the module
3408 * the module will have smart idle settings; which can lead to deadlock
3409 * (above Errata Id:i660); so, dont reset the module during boot;
3410 * Use HWMOD_INIT_NO_RESET.
3411 */
3412
3413 .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
3414 HWMOD_INIT_NO_RESET,
3415};
3416
3417/*
3418 * 'usb_otg_hs' class
3419 * high-speed on-the-go universal serial bus (usb_otg_hs) controller
3420 */
3421
3422static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
3423 .rev_offs = 0x0400,
3424 .sysc_offs = 0x0404,
3425 .syss_offs = 0x0408,
3426 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
3427 SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
3428 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
3429 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3430 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
3431 MSTANDBY_SMART),
3432 .sysc_fields = &omap_hwmod_sysc_type1,
3433};
3434
3435static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
3436 .name = "usb_otg_hs",
3437 .sysc = &omap44xx_usb_otg_hs_sysc,
3438};
3439
3440/* usb_otg_hs */
3441static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
3442 { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
3443 { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
3444 { .irq = -1 }
3445};
3446
3447static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
3448 { .role = "xclk", .clk = "usb_otg_hs_xclk" },
3449};
3450
3451static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
3452 .name = "usb_otg_hs",
3453 .class = &omap44xx_usb_otg_hs_hwmod_class,
3454 .clkdm_name = "l3_init_clkdm",
3455 .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
3456 .mpu_irqs = omap44xx_usb_otg_hs_irqs,
3457 .main_clk = "usb_otg_hs_ick",
3458 .prcm = {
3459 .omap4 = {
3460 .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
3461 .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
3462 .modulemode = MODULEMODE_HWCTRL,
3463 },
3464 },
3465 .opt_clks = usb_otg_hs_opt_clks,
3466 .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
3467};
3468
3469/*
3470 * 'usb_tll_hs' class
3471 * usb_tll_hs module is the adapter on the usb_host_hs ports
3472 */
3473
3474static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
3475 .rev_offs = 0x0000,
3476 .sysc_offs = 0x0010,
3477 .syss_offs = 0x0014,
3478 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
3479 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
3480 SYSC_HAS_AUTOIDLE),
3481 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
3482 .sysc_fields = &omap_hwmod_sysc_type1,
3483};
3484
3485static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
3486 .name = "usb_tll_hs",
3487 .sysc = &omap44xx_usb_tll_hs_sysc,
3488};
3489
3490static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
3491 { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
3492 { .irq = -1 }
3493};
3494
3495static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
3496 .name = "usb_tll_hs",
3497 .class = &omap44xx_usb_tll_hs_hwmod_class,
3498 .clkdm_name = "l3_init_clkdm",
3499 .mpu_irqs = omap44xx_usb_tll_hs_irqs,
3500 .main_clk = "usb_tll_hs_ick",
3501 .prcm = {
3502 .omap4 = {
3503 .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
3504 .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
3505 .modulemode = MODULEMODE_HWCTRL,
5844c4ea
BC
3506 },
3507 },
5844c4ea
BC
3508};
3509
3b54baad
BC
3510/*
3511 * 'wd_timer' class
3512 * 32-bit watchdog upward counter that generates a pulse on the reset pin on
3513 * overflow condition
3514 */
3515
3516static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
3517 .rev_offs = 0x0000,
3518 .sysc_offs = 0x0010,
3519 .syss_offs = 0x0014,
3520 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
0cfe8751 3521 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
7cffa6b8
BC
3522 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3523 SIDLE_SMART_WKUP),
3b54baad 3524 .sysc_fields = &omap_hwmod_sysc_type1,
9780a9cf
BC
3525};
3526
3b54baad
BC
3527static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
3528 .name = "wd_timer",
3529 .sysc = &omap44xx_wd_timer_sysc,
fe13471c 3530 .pre_shutdown = &omap2_wd_timer_disable,
414e4128 3531 .reset = &omap2_wd_timer_reset,
3b54baad
BC
3532};
3533
3534/* wd_timer2 */
3b54baad
BC
3535static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
3536 { .irq = 80 + OMAP44XX_IRQ_GIC_START },
212738a4 3537 { .irq = -1 }
3b54baad
BC
3538};
3539
3b54baad
BC
3540static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
3541 .name = "wd_timer2",
3542 .class = &omap44xx_wd_timer_hwmod_class,
a5322c6f 3543 .clkdm_name = "l4_wkup_clkdm",
3b54baad 3544 .mpu_irqs = omap44xx_wd_timer2_irqs,
3b54baad 3545 .main_clk = "wd_timer2_fck",
9780a9cf
BC
3546 .prcm = {
3547 .omap4 = {
d0f0631d 3548 .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
27bb00b5 3549 .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
03fdefe5 3550 .modulemode = MODULEMODE_SWCTRL,
9780a9cf
BC
3551 },
3552 },
9780a9cf
BC
3553};
3554
3b54baad 3555/* wd_timer3 */
3b54baad
BC
3556static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
3557 { .irq = 36 + OMAP44XX_IRQ_GIC_START },
212738a4 3558 { .irq = -1 }
9780a9cf
BC
3559};
3560
3b54baad
BC
3561static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
3562 .name = "wd_timer3",
3563 .class = &omap44xx_wd_timer_hwmod_class,
a5322c6f 3564 .clkdm_name = "abe_clkdm",
3b54baad 3565 .mpu_irqs = omap44xx_wd_timer3_irqs,
3b54baad 3566 .main_clk = "wd_timer3_fck",
9780a9cf
BC
3567 .prcm = {
3568 .omap4 = {
d0f0631d 3569 .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
27bb00b5 3570 .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
03fdefe5 3571 .modulemode = MODULEMODE_SWCTRL,
9780a9cf
BC
3572 },
3573 },
9780a9cf 3574};
531ce0d5 3575
844a3b63 3576
af88fa9a 3577/*
844a3b63 3578 * interfaces
af88fa9a 3579 */
af88fa9a 3580
42b9e387
PW
3581static struct omap_hwmod_addr_space omap44xx_c2c_target_fw_addrs[] = {
3582 {
3583 .pa_start = 0x4a204000,
3584 .pa_end = 0x4a2040ff,
3585 .flags = ADDR_TYPE_RT
3586 },
3587 { }
3588};
3589
3590/* c2c -> c2c_target_fw */
3591static struct omap_hwmod_ocp_if omap44xx_c2c__c2c_target_fw = {
3592 .master = &omap44xx_c2c_hwmod,
3593 .slave = &omap44xx_c2c_target_fw_hwmod,
3594 .clk = "div_core_ck",
3595 .addr = omap44xx_c2c_target_fw_addrs,
3596 .user = OCP_USER_MPU,
3597};
3598
3599/* l4_cfg -> c2c_target_fw */
3600static struct omap_hwmod_ocp_if omap44xx_l4_cfg__c2c_target_fw = {
3601 .master = &omap44xx_l4_cfg_hwmod,
3602 .slave = &omap44xx_c2c_target_fw_hwmod,
3603 .clk = "l4_div_ck",
3604 .user = OCP_USER_MPU | OCP_USER_SDMA,
3605};
3606
844a3b63
PW
3607/* l3_main_1 -> dmm */
3608static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
3609 .master = &omap44xx_l3_main_1_hwmod,
3610 .slave = &omap44xx_dmm_hwmod,
3611 .clk = "l3_div_ck",
3612 .user = OCP_USER_SDMA,
af88fa9a
BC
3613};
3614
844a3b63 3615static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
af88fa9a 3616 {
844a3b63
PW
3617 .pa_start = 0x4e000000,
3618 .pa_end = 0x4e0007ff,
af88fa9a
BC
3619 .flags = ADDR_TYPE_RT
3620 },
844a3b63 3621 { }
af88fa9a
BC
3622};
3623
844a3b63
PW
3624/* mpu -> dmm */
3625static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
3626 .master = &omap44xx_mpu_hwmod,
3627 .slave = &omap44xx_dmm_hwmod,
3628 .clk = "l3_div_ck",
3629 .addr = omap44xx_dmm_addrs,
3630 .user = OCP_USER_MPU,
af88fa9a
BC
3631};
3632
42b9e387
PW
3633/* c2c -> emif_fw */
3634static struct omap_hwmod_ocp_if omap44xx_c2c__emif_fw = {
3635 .master = &omap44xx_c2c_hwmod,
3636 .slave = &omap44xx_emif_fw_hwmod,
3637 .clk = "div_core_ck",
3638 .user = OCP_USER_MPU | OCP_USER_SDMA,
3639};
3640
844a3b63
PW
3641/* dmm -> emif_fw */
3642static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
3643 .master = &omap44xx_dmm_hwmod,
3644 .slave = &omap44xx_emif_fw_hwmod,
3645 .clk = "l3_div_ck",
3646 .user = OCP_USER_MPU | OCP_USER_SDMA,
3647};
3648
3649static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
3650 {
3651 .pa_start = 0x4a20c000,
3652 .pa_end = 0x4a20c0ff,
3653 .flags = ADDR_TYPE_RT
3654 },
3655 { }
3656};
3657
3658/* l4_cfg -> emif_fw */
3659static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
3660 .master = &omap44xx_l4_cfg_hwmod,
3661 .slave = &omap44xx_emif_fw_hwmod,
3662 .clk = "l4_div_ck",
3663 .addr = omap44xx_emif_fw_addrs,
3664 .user = OCP_USER_MPU,
3665};
3666
3667/* iva -> l3_instr */
3668static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
3669 .master = &omap44xx_iva_hwmod,
3670 .slave = &omap44xx_l3_instr_hwmod,
3671 .clk = "l3_div_ck",
3672 .user = OCP_USER_MPU | OCP_USER_SDMA,
3673};
3674
3675/* l3_main_3 -> l3_instr */
3676static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
3677 .master = &omap44xx_l3_main_3_hwmod,
3678 .slave = &omap44xx_l3_instr_hwmod,
3679 .clk = "l3_div_ck",
3680 .user = OCP_USER_MPU | OCP_USER_SDMA,
3681};
3682
9a817bc8
BC
3683/* ocp_wp_noc -> l3_instr */
3684static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = {
3685 .master = &omap44xx_ocp_wp_noc_hwmod,
3686 .slave = &omap44xx_l3_instr_hwmod,
3687 .clk = "l3_div_ck",
3688 .user = OCP_USER_MPU | OCP_USER_SDMA,
3689};
3690
844a3b63
PW
3691/* dsp -> l3_main_1 */
3692static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
3693 .master = &omap44xx_dsp_hwmod,
3694 .slave = &omap44xx_l3_main_1_hwmod,
3695 .clk = "l3_div_ck",
3696 .user = OCP_USER_MPU | OCP_USER_SDMA,
3697};
3698
3699/* dss -> l3_main_1 */
3700static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
3701 .master = &omap44xx_dss_hwmod,
3702 .slave = &omap44xx_l3_main_1_hwmod,
3703 .clk = "l3_div_ck",
3704 .user = OCP_USER_MPU | OCP_USER_SDMA,
3705};
3706
3707/* l3_main_2 -> l3_main_1 */
3708static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
3709 .master = &omap44xx_l3_main_2_hwmod,
3710 .slave = &omap44xx_l3_main_1_hwmod,
3711 .clk = "l3_div_ck",
3712 .user = OCP_USER_MPU | OCP_USER_SDMA,
3713};
3714
3715/* l4_cfg -> l3_main_1 */
3716static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
3717 .master = &omap44xx_l4_cfg_hwmod,
3718 .slave = &omap44xx_l3_main_1_hwmod,
3719 .clk = "l4_div_ck",
3720 .user = OCP_USER_MPU | OCP_USER_SDMA,
3721};
3722
3723/* mmc1 -> l3_main_1 */
3724static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
3725 .master = &omap44xx_mmc1_hwmod,
3726 .slave = &omap44xx_l3_main_1_hwmod,
3727 .clk = "l3_div_ck",
3728 .user = OCP_USER_MPU | OCP_USER_SDMA,
3729};
3730
3731/* mmc2 -> l3_main_1 */
3732static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
3733 .master = &omap44xx_mmc2_hwmod,
3734 .slave = &omap44xx_l3_main_1_hwmod,
3735 .clk = "l3_div_ck",
3736 .user = OCP_USER_MPU | OCP_USER_SDMA,
3737};
3738
3739static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
3740 {
3741 .pa_start = 0x44000000,
3742 .pa_end = 0x44000fff,
3743 .flags = ADDR_TYPE_RT
3744 },
3745 { }
3746};
3747
3748/* mpu -> l3_main_1 */
3749static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
3750 .master = &omap44xx_mpu_hwmod,
3751 .slave = &omap44xx_l3_main_1_hwmod,
3752 .clk = "l3_div_ck",
3753 .addr = omap44xx_l3_main_1_addrs,
3754 .user = OCP_USER_MPU,
3755};
3756
42b9e387
PW
3757/* c2c_target_fw -> l3_main_2 */
3758static struct omap_hwmod_ocp_if omap44xx_c2c_target_fw__l3_main_2 = {
3759 .master = &omap44xx_c2c_target_fw_hwmod,
3760 .slave = &omap44xx_l3_main_2_hwmod,
3761 .clk = "l3_div_ck",
3762 .user = OCP_USER_MPU | OCP_USER_SDMA,
3763};
3764
96566043
BC
3765/* debugss -> l3_main_2 */
3766static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = {
3767 .master = &omap44xx_debugss_hwmod,
3768 .slave = &omap44xx_l3_main_2_hwmod,
3769 .clk = "dbgclk_mux_ck",
3770 .user = OCP_USER_MPU | OCP_USER_SDMA,
3771};
3772
844a3b63
PW
3773/* dma_system -> l3_main_2 */
3774static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
3775 .master = &omap44xx_dma_system_hwmod,
3776 .slave = &omap44xx_l3_main_2_hwmod,
3777 .clk = "l3_div_ck",
3778 .user = OCP_USER_MPU | OCP_USER_SDMA,
3779};
3780
b050f688
ML
3781/* fdif -> l3_main_2 */
3782static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
3783 .master = &omap44xx_fdif_hwmod,
3784 .slave = &omap44xx_l3_main_2_hwmod,
3785 .clk = "l3_div_ck",
3786 .user = OCP_USER_MPU | OCP_USER_SDMA,
3787};
3788
9def390e
PW
3789/* gpu -> l3_main_2 */
3790static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
3791 .master = &omap44xx_gpu_hwmod,
3792 .slave = &omap44xx_l3_main_2_hwmod,
3793 .clk = "l3_div_ck",
3794 .user = OCP_USER_MPU | OCP_USER_SDMA,
3795};
3796
844a3b63
PW
3797/* hsi -> l3_main_2 */
3798static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
3799 .master = &omap44xx_hsi_hwmod,
3800 .slave = &omap44xx_l3_main_2_hwmod,
3801 .clk = "l3_div_ck",
3802 .user = OCP_USER_MPU | OCP_USER_SDMA,
3803};
3804
3805/* ipu -> l3_main_2 */
3806static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
3807 .master = &omap44xx_ipu_hwmod,
3808 .slave = &omap44xx_l3_main_2_hwmod,
3809 .clk = "l3_div_ck",
3810 .user = OCP_USER_MPU | OCP_USER_SDMA,
3811};
3812
3813/* iss -> l3_main_2 */
3814static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
3815 .master = &omap44xx_iss_hwmod,
3816 .slave = &omap44xx_l3_main_2_hwmod,
3817 .clk = "l3_div_ck",
3818 .user = OCP_USER_MPU | OCP_USER_SDMA,
3819};
3820
3821/* iva -> l3_main_2 */
3822static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
3823 .master = &omap44xx_iva_hwmod,
3824 .slave = &omap44xx_l3_main_2_hwmod,
3825 .clk = "l3_div_ck",
3826 .user = OCP_USER_MPU | OCP_USER_SDMA,
3827};
3828
3829static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
3830 {
3831 .pa_start = 0x44800000,
3832 .pa_end = 0x44801fff,
3833 .flags = ADDR_TYPE_RT
3834 },
3835 { }
3836};
3837
3838/* l3_main_1 -> l3_main_2 */
3839static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
3840 .master = &omap44xx_l3_main_1_hwmod,
3841 .slave = &omap44xx_l3_main_2_hwmod,
3842 .clk = "l3_div_ck",
3843 .addr = omap44xx_l3_main_2_addrs,
3844 .user = OCP_USER_MPU,
3845};
3846
3847/* l4_cfg -> l3_main_2 */
3848static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
3849 .master = &omap44xx_l4_cfg_hwmod,
3850 .slave = &omap44xx_l3_main_2_hwmod,
3851 .clk = "l4_div_ck",
3852 .user = OCP_USER_MPU | OCP_USER_SDMA,
3853};
3854
0c668875 3855/* usb_host_fs -> l3_main_2 */
b0a70cc8 3856static struct omap_hwmod_ocp_if __maybe_unused omap44xx_usb_host_fs__l3_main_2 = {
0c668875
BC
3857 .master = &omap44xx_usb_host_fs_hwmod,
3858 .slave = &omap44xx_l3_main_2_hwmod,
3859 .clk = "l3_div_ck",
3860 .user = OCP_USER_MPU | OCP_USER_SDMA,
3861};
3862
844a3b63
PW
3863/* usb_host_hs -> l3_main_2 */
3864static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
3865 .master = &omap44xx_usb_host_hs_hwmod,
3866 .slave = &omap44xx_l3_main_2_hwmod,
3867 .clk = "l3_div_ck",
3868 .user = OCP_USER_MPU | OCP_USER_SDMA,
3869};
3870
3871/* usb_otg_hs -> l3_main_2 */
3872static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
3873 .master = &omap44xx_usb_otg_hs_hwmod,
3874 .slave = &omap44xx_l3_main_2_hwmod,
3875 .clk = "l3_div_ck",
3876 .user = OCP_USER_MPU | OCP_USER_SDMA,
3877};
3878
3879static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
3880 {
3881 .pa_start = 0x45000000,
3882 .pa_end = 0x45000fff,
3883 .flags = ADDR_TYPE_RT
3884 },
3885 { }
3886};
3887
3888/* l3_main_1 -> l3_main_3 */
3889static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
3890 .master = &omap44xx_l3_main_1_hwmod,
3891 .slave = &omap44xx_l3_main_3_hwmod,
3892 .clk = "l3_div_ck",
3893 .addr = omap44xx_l3_main_3_addrs,
3894 .user = OCP_USER_MPU,
3895};
3896
3897/* l3_main_2 -> l3_main_3 */
3898static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
3899 .master = &omap44xx_l3_main_2_hwmod,
3900 .slave = &omap44xx_l3_main_3_hwmod,
3901 .clk = "l3_div_ck",
3902 .user = OCP_USER_MPU | OCP_USER_SDMA,
3903};
3904
3905/* l4_cfg -> l3_main_3 */
3906static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
3907 .master = &omap44xx_l4_cfg_hwmod,
3908 .slave = &omap44xx_l3_main_3_hwmod,
3909 .clk = "l4_div_ck",
3910 .user = OCP_USER_MPU | OCP_USER_SDMA,
3911};
3912
3913/* aess -> l4_abe */
b0a70cc8 3914static struct omap_hwmod_ocp_if __maybe_unused omap44xx_aess__l4_abe = {
844a3b63
PW
3915 .master = &omap44xx_aess_hwmod,
3916 .slave = &omap44xx_l4_abe_hwmod,
3917 .clk = "ocp_abe_iclk",
3918 .user = OCP_USER_MPU | OCP_USER_SDMA,
3919};
3920
3921/* dsp -> l4_abe */
3922static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
3923 .master = &omap44xx_dsp_hwmod,
3924 .slave = &omap44xx_l4_abe_hwmod,
3925 .clk = "ocp_abe_iclk",
3926 .user = OCP_USER_MPU | OCP_USER_SDMA,
3927};
3928
3929/* l3_main_1 -> l4_abe */
3930static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
3931 .master = &omap44xx_l3_main_1_hwmod,
3932 .slave = &omap44xx_l4_abe_hwmod,
3933 .clk = "l3_div_ck",
3934 .user = OCP_USER_MPU | OCP_USER_SDMA,
3935};
3936
3937/* mpu -> l4_abe */
3938static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
3939 .master = &omap44xx_mpu_hwmod,
3940 .slave = &omap44xx_l4_abe_hwmod,
3941 .clk = "ocp_abe_iclk",
3942 .user = OCP_USER_MPU | OCP_USER_SDMA,
3943};
3944
3945/* l3_main_1 -> l4_cfg */
3946static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
3947 .master = &omap44xx_l3_main_1_hwmod,
3948 .slave = &omap44xx_l4_cfg_hwmod,
3949 .clk = "l3_div_ck",
3950 .user = OCP_USER_MPU | OCP_USER_SDMA,
3951};
3952
3953/* l3_main_2 -> l4_per */
3954static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
3955 .master = &omap44xx_l3_main_2_hwmod,
3956 .slave = &omap44xx_l4_per_hwmod,
3957 .clk = "l3_div_ck",
3958 .user = OCP_USER_MPU | OCP_USER_SDMA,
3959};
3960
3961/* l4_cfg -> l4_wkup */
3962static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
3963 .master = &omap44xx_l4_cfg_hwmod,
3964 .slave = &omap44xx_l4_wkup_hwmod,
3965 .clk = "l4_div_ck",
3966 .user = OCP_USER_MPU | OCP_USER_SDMA,
3967};
3968
3969/* mpu -> mpu_private */
3970static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
3971 .master = &omap44xx_mpu_hwmod,
3972 .slave = &omap44xx_mpu_private_hwmod,
3973 .clk = "l3_div_ck",
3974 .user = OCP_USER_MPU | OCP_USER_SDMA,
3975};
3976
9a817bc8
BC
3977static struct omap_hwmod_addr_space omap44xx_ocp_wp_noc_addrs[] = {
3978 {
3979 .pa_start = 0x4a102000,
3980 .pa_end = 0x4a10207f,
3981 .flags = ADDR_TYPE_RT
3982 },
3983 { }
3984};
3985
3986/* l4_cfg -> ocp_wp_noc */
3987static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = {
3988 .master = &omap44xx_l4_cfg_hwmod,
3989 .slave = &omap44xx_ocp_wp_noc_hwmod,
3990 .clk = "l4_div_ck",
3991 .addr = omap44xx_ocp_wp_noc_addrs,
3992 .user = OCP_USER_MPU | OCP_USER_SDMA,
3993};
3994
844a3b63
PW
3995static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
3996 {
3997 .pa_start = 0x401f1000,
3998 .pa_end = 0x401f13ff,
3999 .flags = ADDR_TYPE_RT
4000 },
4001 { }
4002};
4003
4004/* l4_abe -> aess */
b0a70cc8 4005static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess = {
844a3b63
PW
4006 .master = &omap44xx_l4_abe_hwmod,
4007 .slave = &omap44xx_aess_hwmod,
4008 .clk = "ocp_abe_iclk",
4009 .addr = omap44xx_aess_addrs,
4010 .user = OCP_USER_MPU,
4011};
4012
4013static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
4014 {
4015 .pa_start = 0x490f1000,
4016 .pa_end = 0x490f13ff,
4017 .flags = ADDR_TYPE_RT
4018 },
4019 { }
4020};
4021
4022/* l4_abe -> aess (dma) */
b0a70cc8 4023static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess_dma = {
844a3b63
PW
4024 .master = &omap44xx_l4_abe_hwmod,
4025 .slave = &omap44xx_aess_hwmod,
4026 .clk = "ocp_abe_iclk",
4027 .addr = omap44xx_aess_dma_addrs,
4028 .user = OCP_USER_SDMA,
4029};
4030
42b9e387
PW
4031/* l3_main_2 -> c2c */
4032static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {
4033 .master = &omap44xx_l3_main_2_hwmod,
4034 .slave = &omap44xx_c2c_hwmod,
4035 .clk = "l3_div_ck",
4036 .user = OCP_USER_MPU | OCP_USER_SDMA,
4037};
4038
844a3b63
PW
4039static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
4040 {
4041 .pa_start = 0x4a304000,
4042 .pa_end = 0x4a30401f,
4043 .flags = ADDR_TYPE_RT
4044 },
4045 { }
4046};
4047
4048/* l4_wkup -> counter_32k */
4049static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
4050 .master = &omap44xx_l4_wkup_hwmod,
4051 .slave = &omap44xx_counter_32k_hwmod,
4052 .clk = "l4_wkup_clk_mux_ck",
4053 .addr = omap44xx_counter_32k_addrs,
4054 .user = OCP_USER_MPU | OCP_USER_SDMA,
4055};
4056
a0b5d813
PW
4057static struct omap_hwmod_addr_space omap44xx_ctrl_module_core_addrs[] = {
4058 {
4059 .pa_start = 0x4a002000,
4060 .pa_end = 0x4a0027ff,
4061 .flags = ADDR_TYPE_RT
4062 },
4063 { }
4064};
4065
4066/* l4_cfg -> ctrl_module_core */
4067static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = {
4068 .master = &omap44xx_l4_cfg_hwmod,
4069 .slave = &omap44xx_ctrl_module_core_hwmod,
4070 .clk = "l4_div_ck",
4071 .addr = omap44xx_ctrl_module_core_addrs,
4072 .user = OCP_USER_MPU | OCP_USER_SDMA,
4073};
4074
4075static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_core_addrs[] = {
4076 {
4077 .pa_start = 0x4a100000,
4078 .pa_end = 0x4a1007ff,
4079 .flags = ADDR_TYPE_RT
4080 },
4081 { }
4082};
4083
4084/* l4_cfg -> ctrl_module_pad_core */
4085static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = {
4086 .master = &omap44xx_l4_cfg_hwmod,
4087 .slave = &omap44xx_ctrl_module_pad_core_hwmod,
4088 .clk = "l4_div_ck",
4089 .addr = omap44xx_ctrl_module_pad_core_addrs,
4090 .user = OCP_USER_MPU | OCP_USER_SDMA,
4091};
4092
4093static struct omap_hwmod_addr_space omap44xx_ctrl_module_wkup_addrs[] = {
4094 {
4095 .pa_start = 0x4a30c000,
4096 .pa_end = 0x4a30c7ff,
4097 .flags = ADDR_TYPE_RT
4098 },
4099 { }
4100};
4101
4102/* l4_wkup -> ctrl_module_wkup */
4103static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = {
4104 .master = &omap44xx_l4_wkup_hwmod,
4105 .slave = &omap44xx_ctrl_module_wkup_hwmod,
4106 .clk = "l4_wkup_clk_mux_ck",
4107 .addr = omap44xx_ctrl_module_wkup_addrs,
4108 .user = OCP_USER_MPU | OCP_USER_SDMA,
4109};
4110
4111static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_wkup_addrs[] = {
4112 {
4113 .pa_start = 0x4a31e000,
4114 .pa_end = 0x4a31e7ff,
4115 .flags = ADDR_TYPE_RT
4116 },
4117 { }
4118};
4119
4120/* l4_wkup -> ctrl_module_pad_wkup */
4121static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = {
4122 .master = &omap44xx_l4_wkup_hwmod,
4123 .slave = &omap44xx_ctrl_module_pad_wkup_hwmod,
4124 .clk = "l4_wkup_clk_mux_ck",
4125 .addr = omap44xx_ctrl_module_pad_wkup_addrs,
4126 .user = OCP_USER_MPU | OCP_USER_SDMA,
4127};
4128
96566043
BC
4129static struct omap_hwmod_addr_space omap44xx_debugss_addrs[] = {
4130 {
4131 .pa_start = 0x54160000,
4132 .pa_end = 0x54167fff,
4133 .flags = ADDR_TYPE_RT
4134 },
4135 { }
4136};
4137
4138/* l3_instr -> debugss */
4139static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = {
4140 .master = &omap44xx_l3_instr_hwmod,
4141 .slave = &omap44xx_debugss_hwmod,
4142 .clk = "l3_div_ck",
4143 .addr = omap44xx_debugss_addrs,
4144 .user = OCP_USER_MPU | OCP_USER_SDMA,
4145};
4146
844a3b63
PW
4147static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
4148 {
4149 .pa_start = 0x4a056000,
4150 .pa_end = 0x4a056fff,
4151 .flags = ADDR_TYPE_RT
4152 },
4153 { }
4154};
4155
4156/* l4_cfg -> dma_system */
4157static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
4158 .master = &omap44xx_l4_cfg_hwmod,
4159 .slave = &omap44xx_dma_system_hwmod,
4160 .clk = "l4_div_ck",
4161 .addr = omap44xx_dma_system_addrs,
4162 .user = OCP_USER_MPU | OCP_USER_SDMA,
4163};
4164
4165static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
4166 {
4167 .name = "mpu",
4168 .pa_start = 0x4012e000,
4169 .pa_end = 0x4012e07f,
4170 .flags = ADDR_TYPE_RT
4171 },
4172 { }
4173};
4174
4175/* l4_abe -> dmic */
4176static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
4177 .master = &omap44xx_l4_abe_hwmod,
4178 .slave = &omap44xx_dmic_hwmod,
4179 .clk = "ocp_abe_iclk",
4180 .addr = omap44xx_dmic_addrs,
4181 .user = OCP_USER_MPU,
4182};
4183
4184static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
4185 {
4186 .name = "dma",
4187 .pa_start = 0x4902e000,
4188 .pa_end = 0x4902e07f,
4189 .flags = ADDR_TYPE_RT
4190 },
4191 { }
4192};
4193
4194/* l4_abe -> dmic (dma) */
4195static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
4196 .master = &omap44xx_l4_abe_hwmod,
4197 .slave = &omap44xx_dmic_hwmod,
4198 .clk = "ocp_abe_iclk",
4199 .addr = omap44xx_dmic_dma_addrs,
4200 .user = OCP_USER_SDMA,
4201};
4202
4203/* dsp -> iva */
4204static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
4205 .master = &omap44xx_dsp_hwmod,
4206 .slave = &omap44xx_iva_hwmod,
4207 .clk = "dpll_iva_m5x2_ck",
4208 .user = OCP_USER_DSP,
4209};
4210
42b9e387 4211/* dsp -> sl2if */
b360124e 4212static struct omap_hwmod_ocp_if __maybe_unused omap44xx_dsp__sl2if = {
42b9e387
PW
4213 .master = &omap44xx_dsp_hwmod,
4214 .slave = &omap44xx_sl2if_hwmod,
4215 .clk = "dpll_iva_m5x2_ck",
4216 .user = OCP_USER_DSP,
4217};
4218
844a3b63
PW
4219/* l4_cfg -> dsp */
4220static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
4221 .master = &omap44xx_l4_cfg_hwmod,
4222 .slave = &omap44xx_dsp_hwmod,
4223 .clk = "l4_div_ck",
4224 .user = OCP_USER_MPU | OCP_USER_SDMA,
4225};
4226
4227static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
4228 {
4229 .pa_start = 0x58000000,
4230 .pa_end = 0x5800007f,
4231 .flags = ADDR_TYPE_RT
4232 },
4233 { }
4234};
4235
4236/* l3_main_2 -> dss */
4237static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
4238 .master = &omap44xx_l3_main_2_hwmod,
4239 .slave = &omap44xx_dss_hwmod,
4240 .clk = "dss_fck",
4241 .addr = omap44xx_dss_dma_addrs,
4242 .user = OCP_USER_SDMA,
4243};
4244
4245static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
4246 {
4247 .pa_start = 0x48040000,
4248 .pa_end = 0x4804007f,
4249 .flags = ADDR_TYPE_RT
4250 },
4251 { }
4252};
4253
4254/* l4_per -> dss */
4255static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
4256 .master = &omap44xx_l4_per_hwmod,
4257 .slave = &omap44xx_dss_hwmod,
4258 .clk = "l4_div_ck",
4259 .addr = omap44xx_dss_addrs,
4260 .user = OCP_USER_MPU,
4261};
4262
4263static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
4264 {
4265 .pa_start = 0x58001000,
4266 .pa_end = 0x58001fff,
4267 .flags = ADDR_TYPE_RT
4268 },
4269 { }
4270};
4271
4272/* l3_main_2 -> dss_dispc */
4273static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
4274 .master = &omap44xx_l3_main_2_hwmod,
4275 .slave = &omap44xx_dss_dispc_hwmod,
4276 .clk = "dss_fck",
4277 .addr = omap44xx_dss_dispc_dma_addrs,
4278 .user = OCP_USER_SDMA,
4279};
4280
4281static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
4282 {
4283 .pa_start = 0x48041000,
4284 .pa_end = 0x48041fff,
4285 .flags = ADDR_TYPE_RT
4286 },
4287 { }
4288};
4289
4290/* l4_per -> dss_dispc */
4291static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
4292 .master = &omap44xx_l4_per_hwmod,
4293 .slave = &omap44xx_dss_dispc_hwmod,
4294 .clk = "l4_div_ck",
4295 .addr = omap44xx_dss_dispc_addrs,
4296 .user = OCP_USER_MPU,
4297};
4298
4299static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
4300 {
4301 .pa_start = 0x58004000,
4302 .pa_end = 0x580041ff,
4303 .flags = ADDR_TYPE_RT
4304 },
4305 { }
4306};
4307
4308/* l3_main_2 -> dss_dsi1 */
4309static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
4310 .master = &omap44xx_l3_main_2_hwmod,
4311 .slave = &omap44xx_dss_dsi1_hwmod,
4312 .clk = "dss_fck",
4313 .addr = omap44xx_dss_dsi1_dma_addrs,
4314 .user = OCP_USER_SDMA,
4315};
4316
4317static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
4318 {
4319 .pa_start = 0x48044000,
4320 .pa_end = 0x480441ff,
4321 .flags = ADDR_TYPE_RT
4322 },
4323 { }
4324};
4325
4326/* l4_per -> dss_dsi1 */
4327static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
4328 .master = &omap44xx_l4_per_hwmod,
4329 .slave = &omap44xx_dss_dsi1_hwmod,
4330 .clk = "l4_div_ck",
4331 .addr = omap44xx_dss_dsi1_addrs,
4332 .user = OCP_USER_MPU,
4333};
4334
4335static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
4336 {
4337 .pa_start = 0x58005000,
4338 .pa_end = 0x580051ff,
4339 .flags = ADDR_TYPE_RT
4340 },
4341 { }
4342};
4343
4344/* l3_main_2 -> dss_dsi2 */
4345static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
4346 .master = &omap44xx_l3_main_2_hwmod,
4347 .slave = &omap44xx_dss_dsi2_hwmod,
4348 .clk = "dss_fck",
4349 .addr = omap44xx_dss_dsi2_dma_addrs,
4350 .user = OCP_USER_SDMA,
4351};
4352
4353static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
4354 {
4355 .pa_start = 0x48045000,
4356 .pa_end = 0x480451ff,
4357 .flags = ADDR_TYPE_RT
4358 },
4359 { }
4360};
4361
4362/* l4_per -> dss_dsi2 */
4363static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
4364 .master = &omap44xx_l4_per_hwmod,
4365 .slave = &omap44xx_dss_dsi2_hwmod,
4366 .clk = "l4_div_ck",
4367 .addr = omap44xx_dss_dsi2_addrs,
4368 .user = OCP_USER_MPU,
4369};
4370
4371static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
4372 {
4373 .pa_start = 0x58006000,
4374 .pa_end = 0x58006fff,
4375 .flags = ADDR_TYPE_RT
4376 },
4377 { }
4378};
4379
4380/* l3_main_2 -> dss_hdmi */
4381static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
4382 .master = &omap44xx_l3_main_2_hwmod,
4383 .slave = &omap44xx_dss_hdmi_hwmod,
4384 .clk = "dss_fck",
4385 .addr = omap44xx_dss_hdmi_dma_addrs,
4386 .user = OCP_USER_SDMA,
4387};
4388
4389static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
4390 {
4391 .pa_start = 0x48046000,
4392 .pa_end = 0x48046fff,
4393 .flags = ADDR_TYPE_RT
4394 },
4395 { }
4396};
4397
4398/* l4_per -> dss_hdmi */
4399static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
4400 .master = &omap44xx_l4_per_hwmod,
4401 .slave = &omap44xx_dss_hdmi_hwmod,
4402 .clk = "l4_div_ck",
4403 .addr = omap44xx_dss_hdmi_addrs,
4404 .user = OCP_USER_MPU,
4405};
4406
4407static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
4408 {
4409 .pa_start = 0x58002000,
4410 .pa_end = 0x580020ff,
4411 .flags = ADDR_TYPE_RT
4412 },
4413 { }
4414};
4415
4416/* l3_main_2 -> dss_rfbi */
4417static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
4418 .master = &omap44xx_l3_main_2_hwmod,
4419 .slave = &omap44xx_dss_rfbi_hwmod,
4420 .clk = "dss_fck",
4421 .addr = omap44xx_dss_rfbi_dma_addrs,
4422 .user = OCP_USER_SDMA,
4423};
4424
4425static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
4426 {
4427 .pa_start = 0x48042000,
4428 .pa_end = 0x480420ff,
4429 .flags = ADDR_TYPE_RT
4430 },
4431 { }
4432};
4433
4434/* l4_per -> dss_rfbi */
4435static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
4436 .master = &omap44xx_l4_per_hwmod,
4437 .slave = &omap44xx_dss_rfbi_hwmod,
4438 .clk = "l4_div_ck",
4439 .addr = omap44xx_dss_rfbi_addrs,
4440 .user = OCP_USER_MPU,
4441};
4442
4443static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
4444 {
4445 .pa_start = 0x58003000,
4446 .pa_end = 0x580030ff,
4447 .flags = ADDR_TYPE_RT
4448 },
4449 { }
4450};
4451
4452/* l3_main_2 -> dss_venc */
4453static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
4454 .master = &omap44xx_l3_main_2_hwmod,
4455 .slave = &omap44xx_dss_venc_hwmod,
4456 .clk = "dss_fck",
4457 .addr = omap44xx_dss_venc_dma_addrs,
4458 .user = OCP_USER_SDMA,
4459};
4460
4461static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
4462 {
4463 .pa_start = 0x48043000,
4464 .pa_end = 0x480430ff,
4465 .flags = ADDR_TYPE_RT
4466 },
4467 { }
4468};
4469
4470/* l4_per -> dss_venc */
4471static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
4472 .master = &omap44xx_l4_per_hwmod,
4473 .slave = &omap44xx_dss_venc_hwmod,
4474 .clk = "l4_div_ck",
4475 .addr = omap44xx_dss_venc_addrs,
4476 .user = OCP_USER_MPU,
4477};
4478
42b9e387
PW
4479static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {
4480 {
4481 .pa_start = 0x48078000,
4482 .pa_end = 0x48078fff,
4483 .flags = ADDR_TYPE_RT
4484 },
4485 { }
4486};
4487
4488/* l4_per -> elm */
4489static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {
4490 .master = &omap44xx_l4_per_hwmod,
4491 .slave = &omap44xx_elm_hwmod,
4492 .clk = "l4_div_ck",
4493 .addr = omap44xx_elm_addrs,
4494 .user = OCP_USER_MPU | OCP_USER_SDMA,
4495};
4496
bf30f950
PW
4497static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
4498 {
4499 .pa_start = 0x4c000000,
4500 .pa_end = 0x4c0000ff,
4501 .flags = ADDR_TYPE_RT
4502 },
4503 { }
4504};
4505
4506/* emif_fw -> emif1 */
4507static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
4508 .master = &omap44xx_emif_fw_hwmod,
4509 .slave = &omap44xx_emif1_hwmod,
4510 .clk = "l3_div_ck",
4511 .addr = omap44xx_emif1_addrs,
4512 .user = OCP_USER_MPU | OCP_USER_SDMA,
4513};
4514
4515static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
4516 {
4517 .pa_start = 0x4d000000,
4518 .pa_end = 0x4d0000ff,
4519 .flags = ADDR_TYPE_RT
4520 },
4521 { }
4522};
4523
4524/* emif_fw -> emif2 */
4525static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
4526 .master = &omap44xx_emif_fw_hwmod,
4527 .slave = &omap44xx_emif2_hwmod,
4528 .clk = "l3_div_ck",
4529 .addr = omap44xx_emif2_addrs,
4530 .user = OCP_USER_MPU | OCP_USER_SDMA,
4531};
4532
b050f688
ML
4533static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
4534 {
4535 .pa_start = 0x4a10a000,
4536 .pa_end = 0x4a10a1ff,
4537 .flags = ADDR_TYPE_RT
4538 },
4539 { }
4540};
4541
4542/* l4_cfg -> fdif */
4543static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
4544 .master = &omap44xx_l4_cfg_hwmod,
4545 .slave = &omap44xx_fdif_hwmod,
4546 .clk = "l4_div_ck",
4547 .addr = omap44xx_fdif_addrs,
4548 .user = OCP_USER_MPU | OCP_USER_SDMA,
4549};
4550
844a3b63
PW
4551static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
4552 {
4553 .pa_start = 0x4a310000,
4554 .pa_end = 0x4a3101ff,
4555 .flags = ADDR_TYPE_RT
4556 },
4557 { }
4558};
4559
4560/* l4_wkup -> gpio1 */
4561static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
4562 .master = &omap44xx_l4_wkup_hwmod,
4563 .slave = &omap44xx_gpio1_hwmod,
4564 .clk = "l4_wkup_clk_mux_ck",
4565 .addr = omap44xx_gpio1_addrs,
4566 .user = OCP_USER_MPU | OCP_USER_SDMA,
4567};
4568
4569static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
4570 {
4571 .pa_start = 0x48055000,
4572 .pa_end = 0x480551ff,
4573 .flags = ADDR_TYPE_RT
4574 },
4575 { }
4576};
4577
4578/* l4_per -> gpio2 */
4579static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
4580 .master = &omap44xx_l4_per_hwmod,
4581 .slave = &omap44xx_gpio2_hwmod,
4582 .clk = "l4_div_ck",
4583 .addr = omap44xx_gpio2_addrs,
4584 .user = OCP_USER_MPU | OCP_USER_SDMA,
4585};
4586
4587static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
4588 {
4589 .pa_start = 0x48057000,
4590 .pa_end = 0x480571ff,
4591 .flags = ADDR_TYPE_RT
4592 },
4593 { }
4594};
4595
4596/* l4_per -> gpio3 */
4597static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
4598 .master = &omap44xx_l4_per_hwmod,
4599 .slave = &omap44xx_gpio3_hwmod,
4600 .clk = "l4_div_ck",
4601 .addr = omap44xx_gpio3_addrs,
4602 .user = OCP_USER_MPU | OCP_USER_SDMA,
4603};
4604
4605static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
4606 {
4607 .pa_start = 0x48059000,
4608 .pa_end = 0x480591ff,
4609 .flags = ADDR_TYPE_RT
4610 },
4611 { }
4612};
4613
4614/* l4_per -> gpio4 */
4615static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
4616 .master = &omap44xx_l4_per_hwmod,
4617 .slave = &omap44xx_gpio4_hwmod,
4618 .clk = "l4_div_ck",
4619 .addr = omap44xx_gpio4_addrs,
4620 .user = OCP_USER_MPU | OCP_USER_SDMA,
4621};
4622
4623static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
4624 {
4625 .pa_start = 0x4805b000,
4626 .pa_end = 0x4805b1ff,
4627 .flags = ADDR_TYPE_RT
4628 },
4629 { }
4630};
4631
4632/* l4_per -> gpio5 */
4633static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
4634 .master = &omap44xx_l4_per_hwmod,
4635 .slave = &omap44xx_gpio5_hwmod,
4636 .clk = "l4_div_ck",
4637 .addr = omap44xx_gpio5_addrs,
4638 .user = OCP_USER_MPU | OCP_USER_SDMA,
4639};
4640
4641static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
4642 {
4643 .pa_start = 0x4805d000,
4644 .pa_end = 0x4805d1ff,
4645 .flags = ADDR_TYPE_RT
4646 },
4647 { }
4648};
4649
4650/* l4_per -> gpio6 */
4651static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
4652 .master = &omap44xx_l4_per_hwmod,
4653 .slave = &omap44xx_gpio6_hwmod,
4654 .clk = "l4_div_ck",
4655 .addr = omap44xx_gpio6_addrs,
4656 .user = OCP_USER_MPU | OCP_USER_SDMA,
4657};
4658
eb42b5d3
BC
4659static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
4660 {
4661 .pa_start = 0x50000000,
4662 .pa_end = 0x500003ff,
4663 .flags = ADDR_TYPE_RT
4664 },
4665 { }
4666};
4667
4668/* l3_main_2 -> gpmc */
4669static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
4670 .master = &omap44xx_l3_main_2_hwmod,
4671 .slave = &omap44xx_gpmc_hwmod,
4672 .clk = "l3_div_ck",
4673 .addr = omap44xx_gpmc_addrs,
4674 .user = OCP_USER_MPU | OCP_USER_SDMA,
4675};
4676
9def390e
PW
4677static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
4678 {
4679 .pa_start = 0x56000000,
4680 .pa_end = 0x5600ffff,
4681 .flags = ADDR_TYPE_RT
4682 },
4683 { }
4684};
4685
4686/* l3_main_2 -> gpu */
4687static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
4688 .master = &omap44xx_l3_main_2_hwmod,
4689 .slave = &omap44xx_gpu_hwmod,
4690 .clk = "l3_div_ck",
4691 .addr = omap44xx_gpu_addrs,
4692 .user = OCP_USER_MPU | OCP_USER_SDMA,
4693};
4694
a091c08e
PW
4695static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
4696 {
4697 .pa_start = 0x480b2000,
4698 .pa_end = 0x480b201f,
4699 .flags = ADDR_TYPE_RT
4700 },
4701 { }
4702};
4703
4704/* l4_per -> hdq1w */
4705static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
4706 .master = &omap44xx_l4_per_hwmod,
4707 .slave = &omap44xx_hdq1w_hwmod,
4708 .clk = "l4_div_ck",
4709 .addr = omap44xx_hdq1w_addrs,
4710 .user = OCP_USER_MPU | OCP_USER_SDMA,
4711};
4712
844a3b63
PW
4713static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
4714 {
4715 .pa_start = 0x4a058000,
4716 .pa_end = 0x4a05bfff,
4717 .flags = ADDR_TYPE_RT
4718 },
4719 { }
4720};
4721
4722/* l4_cfg -> hsi */
4723static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
4724 .master = &omap44xx_l4_cfg_hwmod,
4725 .slave = &omap44xx_hsi_hwmod,
4726 .clk = "l4_div_ck",
4727 .addr = omap44xx_hsi_addrs,
4728 .user = OCP_USER_MPU | OCP_USER_SDMA,
4729};
4730
4731static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
4732 {
4733 .pa_start = 0x48070000,
4734 .pa_end = 0x480700ff,
4735 .flags = ADDR_TYPE_RT
4736 },
4737 { }
4738};
4739
4740/* l4_per -> i2c1 */
4741static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
4742 .master = &omap44xx_l4_per_hwmod,
4743 .slave = &omap44xx_i2c1_hwmod,
4744 .clk = "l4_div_ck",
4745 .addr = omap44xx_i2c1_addrs,
4746 .user = OCP_USER_MPU | OCP_USER_SDMA,
4747};
4748
4749static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
4750 {
4751 .pa_start = 0x48072000,
4752 .pa_end = 0x480720ff,
4753 .flags = ADDR_TYPE_RT
4754 },
4755 { }
4756};
4757
4758/* l4_per -> i2c2 */
4759static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
4760 .master = &omap44xx_l4_per_hwmod,
4761 .slave = &omap44xx_i2c2_hwmod,
4762 .clk = "l4_div_ck",
4763 .addr = omap44xx_i2c2_addrs,
4764 .user = OCP_USER_MPU | OCP_USER_SDMA,
4765};
4766
4767static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
4768 {
4769 .pa_start = 0x48060000,
4770 .pa_end = 0x480600ff,
4771 .flags = ADDR_TYPE_RT
4772 },
4773 { }
4774};
4775
4776/* l4_per -> i2c3 */
4777static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
4778 .master = &omap44xx_l4_per_hwmod,
4779 .slave = &omap44xx_i2c3_hwmod,
4780 .clk = "l4_div_ck",
4781 .addr = omap44xx_i2c3_addrs,
4782 .user = OCP_USER_MPU | OCP_USER_SDMA,
4783};
4784
4785static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
4786 {
4787 .pa_start = 0x48350000,
4788 .pa_end = 0x483500ff,
4789 .flags = ADDR_TYPE_RT
4790 },
4791 { }
4792};
4793
4794/* l4_per -> i2c4 */
4795static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
4796 .master = &omap44xx_l4_per_hwmod,
4797 .slave = &omap44xx_i2c4_hwmod,
4798 .clk = "l4_div_ck",
4799 .addr = omap44xx_i2c4_addrs,
4800 .user = OCP_USER_MPU | OCP_USER_SDMA,
4801};
4802
4803/* l3_main_2 -> ipu */
4804static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
4805 .master = &omap44xx_l3_main_2_hwmod,
4806 .slave = &omap44xx_ipu_hwmod,
4807 .clk = "l3_div_ck",
4808 .user = OCP_USER_MPU | OCP_USER_SDMA,
4809};
4810
4811static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
4812 {
4813 .pa_start = 0x52000000,
4814 .pa_end = 0x520000ff,
4815 .flags = ADDR_TYPE_RT
4816 },
4817 { }
4818};
4819
4820/* l3_main_2 -> iss */
4821static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
4822 .master = &omap44xx_l3_main_2_hwmod,
4823 .slave = &omap44xx_iss_hwmod,
4824 .clk = "l3_div_ck",
4825 .addr = omap44xx_iss_addrs,
4826 .user = OCP_USER_MPU | OCP_USER_SDMA,
4827};
4828
42b9e387 4829/* iva -> sl2if */
b360124e 4830static struct omap_hwmod_ocp_if __maybe_unused omap44xx_iva__sl2if = {
42b9e387
PW
4831 .master = &omap44xx_iva_hwmod,
4832 .slave = &omap44xx_sl2if_hwmod,
4833 .clk = "dpll_iva_m5x2_ck",
4834 .user = OCP_USER_IVA,
4835};
4836
844a3b63
PW
4837static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
4838 {
4839 .pa_start = 0x5a000000,
4840 .pa_end = 0x5a07ffff,
4841 .flags = ADDR_TYPE_RT
4842 },
4843 { }
4844};
4845
4846/* l3_main_2 -> iva */
4847static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
4848 .master = &omap44xx_l3_main_2_hwmod,
4849 .slave = &omap44xx_iva_hwmod,
4850 .clk = "l3_div_ck",
4851 .addr = omap44xx_iva_addrs,
4852 .user = OCP_USER_MPU,
4853};
4854
4855static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
4856 {
4857 .pa_start = 0x4a31c000,
4858 .pa_end = 0x4a31c07f,
4859 .flags = ADDR_TYPE_RT
4860 },
4861 { }
4862};
4863
4864/* l4_wkup -> kbd */
4865static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
4866 .master = &omap44xx_l4_wkup_hwmod,
4867 .slave = &omap44xx_kbd_hwmod,
4868 .clk = "l4_wkup_clk_mux_ck",
4869 .addr = omap44xx_kbd_addrs,
4870 .user = OCP_USER_MPU | OCP_USER_SDMA,
4871};
4872
4873static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
4874 {
4875 .pa_start = 0x4a0f4000,
4876 .pa_end = 0x4a0f41ff,
4877 .flags = ADDR_TYPE_RT
4878 },
4879 { }
4880};
4881
4882/* l4_cfg -> mailbox */
4883static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
4884 .master = &omap44xx_l4_cfg_hwmod,
4885 .slave = &omap44xx_mailbox_hwmod,
4886 .clk = "l4_div_ck",
4887 .addr = omap44xx_mailbox_addrs,
4888 .user = OCP_USER_MPU | OCP_USER_SDMA,
4889};
4890
896d4e98
BC
4891static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {
4892 {
4893 .pa_start = 0x40128000,
4894 .pa_end = 0x401283ff,
4895 .flags = ADDR_TYPE_RT
4896 },
4897 { }
4898};
4899
4900/* l4_abe -> mcasp */
4901static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {
4902 .master = &omap44xx_l4_abe_hwmod,
4903 .slave = &omap44xx_mcasp_hwmod,
4904 .clk = "ocp_abe_iclk",
4905 .addr = omap44xx_mcasp_addrs,
4906 .user = OCP_USER_MPU,
4907};
4908
4909static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {
4910 {
4911 .pa_start = 0x49028000,
4912 .pa_end = 0x490283ff,
4913 .flags = ADDR_TYPE_RT
4914 },
4915 { }
4916};
4917
4918/* l4_abe -> mcasp (dma) */
4919static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {
4920 .master = &omap44xx_l4_abe_hwmod,
4921 .slave = &omap44xx_mcasp_hwmod,
4922 .clk = "ocp_abe_iclk",
4923 .addr = omap44xx_mcasp_dma_addrs,
4924 .user = OCP_USER_SDMA,
4925};
4926
844a3b63
PW
4927static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
4928 {
4929 .name = "mpu",
4930 .pa_start = 0x40122000,
4931 .pa_end = 0x401220ff,
4932 .flags = ADDR_TYPE_RT
4933 },
4934 { }
4935};
4936
4937/* l4_abe -> mcbsp1 */
4938static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
4939 .master = &omap44xx_l4_abe_hwmod,
4940 .slave = &omap44xx_mcbsp1_hwmod,
4941 .clk = "ocp_abe_iclk",
4942 .addr = omap44xx_mcbsp1_addrs,
4943 .user = OCP_USER_MPU,
4944};
4945
4946static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
4947 {
4948 .name = "dma",
4949 .pa_start = 0x49022000,
4950 .pa_end = 0x490220ff,
4951 .flags = ADDR_TYPE_RT
4952 },
4953 { }
4954};
4955
4956/* l4_abe -> mcbsp1 (dma) */
4957static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
4958 .master = &omap44xx_l4_abe_hwmod,
4959 .slave = &omap44xx_mcbsp1_hwmod,
4960 .clk = "ocp_abe_iclk",
4961 .addr = omap44xx_mcbsp1_dma_addrs,
4962 .user = OCP_USER_SDMA,
4963};
4964
4965static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
4966 {
4967 .name = "mpu",
4968 .pa_start = 0x40124000,
4969 .pa_end = 0x401240ff,
4970 .flags = ADDR_TYPE_RT
4971 },
4972 { }
4973};
4974
4975/* l4_abe -> mcbsp2 */
4976static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
4977 .master = &omap44xx_l4_abe_hwmod,
4978 .slave = &omap44xx_mcbsp2_hwmod,
4979 .clk = "ocp_abe_iclk",
4980 .addr = omap44xx_mcbsp2_addrs,
4981 .user = OCP_USER_MPU,
4982};
4983
4984static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
4985 {
4986 .name = "dma",
4987 .pa_start = 0x49024000,
4988 .pa_end = 0x490240ff,
4989 .flags = ADDR_TYPE_RT
4990 },
4991 { }
4992};
4993
4994/* l4_abe -> mcbsp2 (dma) */
4995static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
4996 .master = &omap44xx_l4_abe_hwmod,
4997 .slave = &omap44xx_mcbsp2_hwmod,
4998 .clk = "ocp_abe_iclk",
4999 .addr = omap44xx_mcbsp2_dma_addrs,
5000 .user = OCP_USER_SDMA,
5001};
5002
5003static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
5004 {
5005 .name = "mpu",
5006 .pa_start = 0x40126000,
5007 .pa_end = 0x401260ff,
5008 .flags = ADDR_TYPE_RT
5009 },
5010 { }
5011};
5012
5013/* l4_abe -> mcbsp3 */
5014static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
5015 .master = &omap44xx_l4_abe_hwmod,
5016 .slave = &omap44xx_mcbsp3_hwmod,
5017 .clk = "ocp_abe_iclk",
5018 .addr = omap44xx_mcbsp3_addrs,
5019 .user = OCP_USER_MPU,
5020};
5021
5022static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
5023 {
5024 .name = "dma",
5025 .pa_start = 0x49026000,
5026 .pa_end = 0x490260ff,
5027 .flags = ADDR_TYPE_RT
5028 },
5029 { }
5030};
5031
5032/* l4_abe -> mcbsp3 (dma) */
5033static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
5034 .master = &omap44xx_l4_abe_hwmod,
5035 .slave = &omap44xx_mcbsp3_hwmod,
5036 .clk = "ocp_abe_iclk",
5037 .addr = omap44xx_mcbsp3_dma_addrs,
5038 .user = OCP_USER_SDMA,
5039};
5040
5041static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
5042 {
5043 .pa_start = 0x48096000,
5044 .pa_end = 0x480960ff,
5045 .flags = ADDR_TYPE_RT
5046 },
5047 { }
5048};
5049
5050/* l4_per -> mcbsp4 */
5051static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
5052 .master = &omap44xx_l4_per_hwmod,
5053 .slave = &omap44xx_mcbsp4_hwmod,
5054 .clk = "l4_div_ck",
5055 .addr = omap44xx_mcbsp4_addrs,
5056 .user = OCP_USER_MPU | OCP_USER_SDMA,
5057};
5058
5059static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
5060 {
5061 .pa_start = 0x40132000,
5062 .pa_end = 0x4013207f,
5063 .flags = ADDR_TYPE_RT
5064 },
5065 { }
5066};
5067
5068/* l4_abe -> mcpdm */
5069static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
5070 .master = &omap44xx_l4_abe_hwmod,
5071 .slave = &omap44xx_mcpdm_hwmod,
5072 .clk = "ocp_abe_iclk",
5073 .addr = omap44xx_mcpdm_addrs,
5074 .user = OCP_USER_MPU,
5075};
5076
5077static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
5078 {
5079 .pa_start = 0x49032000,
5080 .pa_end = 0x4903207f,
5081 .flags = ADDR_TYPE_RT
5082 },
5083 { }
5084};
5085
5086/* l4_abe -> mcpdm (dma) */
5087static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
5088 .master = &omap44xx_l4_abe_hwmod,
5089 .slave = &omap44xx_mcpdm_hwmod,
5090 .clk = "ocp_abe_iclk",
5091 .addr = omap44xx_mcpdm_dma_addrs,
5092 .user = OCP_USER_SDMA,
5093};
5094
5095static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
5096 {
5097 .pa_start = 0x48098000,
5098 .pa_end = 0x480981ff,
5099 .flags = ADDR_TYPE_RT
5100 },
5101 { }
5102};
5103
5104/* l4_per -> mcspi1 */
5105static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
5106 .master = &omap44xx_l4_per_hwmod,
5107 .slave = &omap44xx_mcspi1_hwmod,
5108 .clk = "l4_div_ck",
5109 .addr = omap44xx_mcspi1_addrs,
5110 .user = OCP_USER_MPU | OCP_USER_SDMA,
5111};
5112
5113static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
5114 {
5115 .pa_start = 0x4809a000,
5116 .pa_end = 0x4809a1ff,
5117 .flags = ADDR_TYPE_RT
5118 },
5119 { }
5120};
5121
5122/* l4_per -> mcspi2 */
5123static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
5124 .master = &omap44xx_l4_per_hwmod,
5125 .slave = &omap44xx_mcspi2_hwmod,
5126 .clk = "l4_div_ck",
5127 .addr = omap44xx_mcspi2_addrs,
5128 .user = OCP_USER_MPU | OCP_USER_SDMA,
5129};
5130
5131static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
5132 {
5133 .pa_start = 0x480b8000,
5134 .pa_end = 0x480b81ff,
5135 .flags = ADDR_TYPE_RT
5136 },
5137 { }
5138};
5139
5140/* l4_per -> mcspi3 */
5141static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
5142 .master = &omap44xx_l4_per_hwmod,
5143 .slave = &omap44xx_mcspi3_hwmod,
5144 .clk = "l4_div_ck",
5145 .addr = omap44xx_mcspi3_addrs,
5146 .user = OCP_USER_MPU | OCP_USER_SDMA,
5147};
5148
5149static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
5150 {
5151 .pa_start = 0x480ba000,
5152 .pa_end = 0x480ba1ff,
5153 .flags = ADDR_TYPE_RT
5154 },
5155 { }
5156};
5157
5158/* l4_per -> mcspi4 */
5159static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
5160 .master = &omap44xx_l4_per_hwmod,
5161 .slave = &omap44xx_mcspi4_hwmod,
5162 .clk = "l4_div_ck",
5163 .addr = omap44xx_mcspi4_addrs,
5164 .user = OCP_USER_MPU | OCP_USER_SDMA,
5165};
5166
5167static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
5168 {
5169 .pa_start = 0x4809c000,
5170 .pa_end = 0x4809c3ff,
5171 .flags = ADDR_TYPE_RT
5172 },
5173 { }
5174};
5175
5176/* l4_per -> mmc1 */
5177static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
5178 .master = &omap44xx_l4_per_hwmod,
5179 .slave = &omap44xx_mmc1_hwmod,
5180 .clk = "l4_div_ck",
5181 .addr = omap44xx_mmc1_addrs,
5182 .user = OCP_USER_MPU | OCP_USER_SDMA,
5183};
5184
5185static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
5186 {
5187 .pa_start = 0x480b4000,
5188 .pa_end = 0x480b43ff,
5189 .flags = ADDR_TYPE_RT
5190 },
5191 { }
5192};
5193
5194/* l4_per -> mmc2 */
5195static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
5196 .master = &omap44xx_l4_per_hwmod,
5197 .slave = &omap44xx_mmc2_hwmod,
5198 .clk = "l4_div_ck",
5199 .addr = omap44xx_mmc2_addrs,
5200 .user = OCP_USER_MPU | OCP_USER_SDMA,
5201};
5202
5203static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
5204 {
5205 .pa_start = 0x480ad000,
5206 .pa_end = 0x480ad3ff,
5207 .flags = ADDR_TYPE_RT
5208 },
5209 { }
5210};
5211
5212/* l4_per -> mmc3 */
5213static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
5214 .master = &omap44xx_l4_per_hwmod,
5215 .slave = &omap44xx_mmc3_hwmod,
5216 .clk = "l4_div_ck",
5217 .addr = omap44xx_mmc3_addrs,
5218 .user = OCP_USER_MPU | OCP_USER_SDMA,
5219};
5220
5221static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
5222 {
5223 .pa_start = 0x480d1000,
5224 .pa_end = 0x480d13ff,
5225 .flags = ADDR_TYPE_RT
5226 },
5227 { }
5228};
5229
5230/* l4_per -> mmc4 */
5231static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
5232 .master = &omap44xx_l4_per_hwmod,
5233 .slave = &omap44xx_mmc4_hwmod,
5234 .clk = "l4_div_ck",
5235 .addr = omap44xx_mmc4_addrs,
5236 .user = OCP_USER_MPU | OCP_USER_SDMA,
5237};
5238
5239static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
5240 {
5241 .pa_start = 0x480d5000,
5242 .pa_end = 0x480d53ff,
5243 .flags = ADDR_TYPE_RT
5244 },
5245 { }
5246};
5247
5248/* l4_per -> mmc5 */
5249static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
5250 .master = &omap44xx_l4_per_hwmod,
5251 .slave = &omap44xx_mmc5_hwmod,
5252 .clk = "l4_div_ck",
5253 .addr = omap44xx_mmc5_addrs,
5254 .user = OCP_USER_MPU | OCP_USER_SDMA,
5255};
5256
e17f18c0
PW
5257/* l3_main_2 -> ocmc_ram */
5258static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram = {
5259 .master = &omap44xx_l3_main_2_hwmod,
5260 .slave = &omap44xx_ocmc_ram_hwmod,
5261 .clk = "l3_div_ck",
5262 .user = OCP_USER_MPU | OCP_USER_SDMA,
5263};
5264
0c668875
BC
5265/* l4_cfg -> ocp2scp_usb_phy */
5266static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = {
5267 .master = &omap44xx_l4_cfg_hwmod,
5268 .slave = &omap44xx_ocp2scp_usb_phy_hwmod,
5269 .clk = "l4_div_ck",
5270 .user = OCP_USER_MPU | OCP_USER_SDMA,
5271};
5272
794b480a
PW
5273static struct omap_hwmod_addr_space omap44xx_prcm_mpu_addrs[] = {
5274 {
5275 .pa_start = 0x48243000,
5276 .pa_end = 0x48243fff,
5277 .flags = ADDR_TYPE_RT
5278 },
5279 { }
5280};
5281
5282/* mpu_private -> prcm_mpu */
5283static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu = {
5284 .master = &omap44xx_mpu_private_hwmod,
5285 .slave = &omap44xx_prcm_mpu_hwmod,
5286 .clk = "l3_div_ck",
5287 .addr = omap44xx_prcm_mpu_addrs,
5288 .user = OCP_USER_MPU | OCP_USER_SDMA,
5289};
5290
5291static struct omap_hwmod_addr_space omap44xx_cm_core_aon_addrs[] = {
5292 {
5293 .pa_start = 0x4a004000,
5294 .pa_end = 0x4a004fff,
5295 .flags = ADDR_TYPE_RT
5296 },
5297 { }
5298};
5299
5300/* l4_wkup -> cm_core_aon */
5301static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon = {
5302 .master = &omap44xx_l4_wkup_hwmod,
5303 .slave = &omap44xx_cm_core_aon_hwmod,
5304 .clk = "l4_wkup_clk_mux_ck",
5305 .addr = omap44xx_cm_core_aon_addrs,
5306 .user = OCP_USER_MPU | OCP_USER_SDMA,
5307};
5308
5309static struct omap_hwmod_addr_space omap44xx_cm_core_addrs[] = {
5310 {
5311 .pa_start = 0x4a008000,
5312 .pa_end = 0x4a009fff,
5313 .flags = ADDR_TYPE_RT
5314 },
5315 { }
5316};
5317
5318/* l4_cfg -> cm_core */
5319static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core = {
5320 .master = &omap44xx_l4_cfg_hwmod,
5321 .slave = &omap44xx_cm_core_hwmod,
5322 .clk = "l4_div_ck",
5323 .addr = omap44xx_cm_core_addrs,
5324 .user = OCP_USER_MPU | OCP_USER_SDMA,
5325};
5326
5327static struct omap_hwmod_addr_space omap44xx_prm_addrs[] = {
5328 {
5329 .pa_start = 0x4a306000,
5330 .pa_end = 0x4a307fff,
5331 .flags = ADDR_TYPE_RT
5332 },
5333 { }
5334};
5335
5336/* l4_wkup -> prm */
5337static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm = {
5338 .master = &omap44xx_l4_wkup_hwmod,
5339 .slave = &omap44xx_prm_hwmod,
5340 .clk = "l4_wkup_clk_mux_ck",
5341 .addr = omap44xx_prm_addrs,
5342 .user = OCP_USER_MPU | OCP_USER_SDMA,
5343};
5344
5345static struct omap_hwmod_addr_space omap44xx_scrm_addrs[] = {
5346 {
5347 .pa_start = 0x4a30a000,
5348 .pa_end = 0x4a30a7ff,
5349 .flags = ADDR_TYPE_RT
5350 },
5351 { }
5352};
5353
5354/* l4_wkup -> scrm */
5355static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm = {
5356 .master = &omap44xx_l4_wkup_hwmod,
5357 .slave = &omap44xx_scrm_hwmod,
5358 .clk = "l4_wkup_clk_mux_ck",
5359 .addr = omap44xx_scrm_addrs,
5360 .user = OCP_USER_MPU | OCP_USER_SDMA,
5361};
5362
42b9e387 5363/* l3_main_2 -> sl2if */
b360124e 5364static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l3_main_2__sl2if = {
42b9e387
PW
5365 .master = &omap44xx_l3_main_2_hwmod,
5366 .slave = &omap44xx_sl2if_hwmod,
5367 .clk = "l3_div_ck",
5368 .user = OCP_USER_MPU | OCP_USER_SDMA,
5369};
5370
1e3b5e59
BC
5371static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
5372 {
5373 .pa_start = 0x4012c000,
5374 .pa_end = 0x4012c3ff,
5375 .flags = ADDR_TYPE_RT
5376 },
5377 { }
5378};
5379
5380/* l4_abe -> slimbus1 */
5381static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
5382 .master = &omap44xx_l4_abe_hwmod,
5383 .slave = &omap44xx_slimbus1_hwmod,
5384 .clk = "ocp_abe_iclk",
5385 .addr = omap44xx_slimbus1_addrs,
5386 .user = OCP_USER_MPU,
5387};
5388
5389static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
5390 {
5391 .pa_start = 0x4902c000,
5392 .pa_end = 0x4902c3ff,
5393 .flags = ADDR_TYPE_RT
5394 },
5395 { }
5396};
5397
5398/* l4_abe -> slimbus1 (dma) */
5399static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
5400 .master = &omap44xx_l4_abe_hwmod,
5401 .slave = &omap44xx_slimbus1_hwmod,
5402 .clk = "ocp_abe_iclk",
5403 .addr = omap44xx_slimbus1_dma_addrs,
5404 .user = OCP_USER_SDMA,
5405};
5406
5407static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
5408 {
5409 .pa_start = 0x48076000,
5410 .pa_end = 0x480763ff,
5411 .flags = ADDR_TYPE_RT
5412 },
5413 { }
5414};
5415
5416/* l4_per -> slimbus2 */
5417static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
5418 .master = &omap44xx_l4_per_hwmod,
5419 .slave = &omap44xx_slimbus2_hwmod,
5420 .clk = "l4_div_ck",
5421 .addr = omap44xx_slimbus2_addrs,
5422 .user = OCP_USER_MPU | OCP_USER_SDMA,
5423};
5424
844a3b63
PW
5425static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
5426 {
5427 .pa_start = 0x4a0dd000,
5428 .pa_end = 0x4a0dd03f,
5429 .flags = ADDR_TYPE_RT
5430 },
5431 { }
5432};
5433
5434/* l4_cfg -> smartreflex_core */
5435static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
5436 .master = &omap44xx_l4_cfg_hwmod,
5437 .slave = &omap44xx_smartreflex_core_hwmod,
5438 .clk = "l4_div_ck",
5439 .addr = omap44xx_smartreflex_core_addrs,
5440 .user = OCP_USER_MPU | OCP_USER_SDMA,
5441};
5442
5443static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
5444 {
5445 .pa_start = 0x4a0db000,
5446 .pa_end = 0x4a0db03f,
5447 .flags = ADDR_TYPE_RT
5448 },
5449 { }
5450};
5451
5452/* l4_cfg -> smartreflex_iva */
5453static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
5454 .master = &omap44xx_l4_cfg_hwmod,
5455 .slave = &omap44xx_smartreflex_iva_hwmod,
5456 .clk = "l4_div_ck",
5457 .addr = omap44xx_smartreflex_iva_addrs,
5458 .user = OCP_USER_MPU | OCP_USER_SDMA,
5459};
5460
5461static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
5462 {
5463 .pa_start = 0x4a0d9000,
5464 .pa_end = 0x4a0d903f,
5465 .flags = ADDR_TYPE_RT
5466 },
5467 { }
5468};
5469
5470/* l4_cfg -> smartreflex_mpu */
5471static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
5472 .master = &omap44xx_l4_cfg_hwmod,
5473 .slave = &omap44xx_smartreflex_mpu_hwmod,
5474 .clk = "l4_div_ck",
5475 .addr = omap44xx_smartreflex_mpu_addrs,
5476 .user = OCP_USER_MPU | OCP_USER_SDMA,
5477};
5478
5479static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
5480 {
5481 .pa_start = 0x4a0f6000,
5482 .pa_end = 0x4a0f6fff,
5483 .flags = ADDR_TYPE_RT
5484 },
5485 { }
5486};
5487
5488/* l4_cfg -> spinlock */
5489static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
5490 .master = &omap44xx_l4_cfg_hwmod,
5491 .slave = &omap44xx_spinlock_hwmod,
5492 .clk = "l4_div_ck",
5493 .addr = omap44xx_spinlock_addrs,
5494 .user = OCP_USER_MPU | OCP_USER_SDMA,
5495};
5496
5497static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
5498 {
5499 .pa_start = 0x4a318000,
5500 .pa_end = 0x4a31807f,
5501 .flags = ADDR_TYPE_RT
5502 },
5503 { }
5504};
5505
5506/* l4_wkup -> timer1 */
5507static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
5508 .master = &omap44xx_l4_wkup_hwmod,
5509 .slave = &omap44xx_timer1_hwmod,
5510 .clk = "l4_wkup_clk_mux_ck",
5511 .addr = omap44xx_timer1_addrs,
5512 .user = OCP_USER_MPU | OCP_USER_SDMA,
5513};
5514
5515static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
5516 {
5517 .pa_start = 0x48032000,
5518 .pa_end = 0x4803207f,
5519 .flags = ADDR_TYPE_RT
5520 },
5521 { }
5522};
5523
5524/* l4_per -> timer2 */
5525static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
5526 .master = &omap44xx_l4_per_hwmod,
5527 .slave = &omap44xx_timer2_hwmod,
5528 .clk = "l4_div_ck",
5529 .addr = omap44xx_timer2_addrs,
5530 .user = OCP_USER_MPU | OCP_USER_SDMA,
5531};
5532
5533static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
5534 {
5535 .pa_start = 0x48034000,
5536 .pa_end = 0x4803407f,
5537 .flags = ADDR_TYPE_RT
5538 },
5539 { }
5540};
5541
5542/* l4_per -> timer3 */
5543static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
5544 .master = &omap44xx_l4_per_hwmod,
5545 .slave = &omap44xx_timer3_hwmod,
5546 .clk = "l4_div_ck",
5547 .addr = omap44xx_timer3_addrs,
5548 .user = OCP_USER_MPU | OCP_USER_SDMA,
5549};
5550
5551static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
5552 {
5553 .pa_start = 0x48036000,
5554 .pa_end = 0x4803607f,
5555 .flags = ADDR_TYPE_RT
5556 },
5557 { }
5558};
5559
5560/* l4_per -> timer4 */
5561static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
5562 .master = &omap44xx_l4_per_hwmod,
5563 .slave = &omap44xx_timer4_hwmod,
5564 .clk = "l4_div_ck",
5565 .addr = omap44xx_timer4_addrs,
5566 .user = OCP_USER_MPU | OCP_USER_SDMA,
5567};
5568
5569static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
5570 {
5571 .pa_start = 0x40138000,
5572 .pa_end = 0x4013807f,
5573 .flags = ADDR_TYPE_RT
5574 },
5575 { }
5576};
5577
5578/* l4_abe -> timer5 */
5579static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
5580 .master = &omap44xx_l4_abe_hwmod,
5581 .slave = &omap44xx_timer5_hwmod,
5582 .clk = "ocp_abe_iclk",
5583 .addr = omap44xx_timer5_addrs,
5584 .user = OCP_USER_MPU,
5585};
5586
5587static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
5588 {
5589 .pa_start = 0x49038000,
5590 .pa_end = 0x4903807f,
5591 .flags = ADDR_TYPE_RT
5592 },
5593 { }
5594};
5595
5596/* l4_abe -> timer5 (dma) */
5597static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
5598 .master = &omap44xx_l4_abe_hwmod,
5599 .slave = &omap44xx_timer5_hwmod,
5600 .clk = "ocp_abe_iclk",
5601 .addr = omap44xx_timer5_dma_addrs,
5602 .user = OCP_USER_SDMA,
5603};
5604
5605static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
5606 {
5607 .pa_start = 0x4013a000,
5608 .pa_end = 0x4013a07f,
5609 .flags = ADDR_TYPE_RT
5610 },
5611 { }
5612};
5613
5614/* l4_abe -> timer6 */
5615static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
5616 .master = &omap44xx_l4_abe_hwmod,
5617 .slave = &omap44xx_timer6_hwmod,
5618 .clk = "ocp_abe_iclk",
5619 .addr = omap44xx_timer6_addrs,
5620 .user = OCP_USER_MPU,
5621};
5622
5623static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
5624 {
5625 .pa_start = 0x4903a000,
5626 .pa_end = 0x4903a07f,
5627 .flags = ADDR_TYPE_RT
5628 },
5629 { }
5630};
5631
5632/* l4_abe -> timer6 (dma) */
5633static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
5634 .master = &omap44xx_l4_abe_hwmod,
5635 .slave = &omap44xx_timer6_hwmod,
5636 .clk = "ocp_abe_iclk",
5637 .addr = omap44xx_timer6_dma_addrs,
5638 .user = OCP_USER_SDMA,
5639};
5640
5641static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
5642 {
5643 .pa_start = 0x4013c000,
5644 .pa_end = 0x4013c07f,
5645 .flags = ADDR_TYPE_RT
5646 },
5647 { }
5648};
5649
5650/* l4_abe -> timer7 */
5651static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
5652 .master = &omap44xx_l4_abe_hwmod,
5653 .slave = &omap44xx_timer7_hwmod,
5654 .clk = "ocp_abe_iclk",
5655 .addr = omap44xx_timer7_addrs,
5656 .user = OCP_USER_MPU,
5657};
5658
5659static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
5660 {
5661 .pa_start = 0x4903c000,
5662 .pa_end = 0x4903c07f,
5663 .flags = ADDR_TYPE_RT
5664 },
5665 { }
5666};
5667
5668/* l4_abe -> timer7 (dma) */
5669static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
5670 .master = &omap44xx_l4_abe_hwmod,
5671 .slave = &omap44xx_timer7_hwmod,
5672 .clk = "ocp_abe_iclk",
5673 .addr = omap44xx_timer7_dma_addrs,
5674 .user = OCP_USER_SDMA,
5675};
5676
5677static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
5678 {
5679 .pa_start = 0x4013e000,
5680 .pa_end = 0x4013e07f,
5681 .flags = ADDR_TYPE_RT
5682 },
5683 { }
5684};
5685
5686/* l4_abe -> timer8 */
5687static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
5688 .master = &omap44xx_l4_abe_hwmod,
5689 .slave = &omap44xx_timer8_hwmod,
5690 .clk = "ocp_abe_iclk",
5691 .addr = omap44xx_timer8_addrs,
5692 .user = OCP_USER_MPU,
5693};
5694
5695static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
5696 {
5697 .pa_start = 0x4903e000,
5698 .pa_end = 0x4903e07f,
5699 .flags = ADDR_TYPE_RT
5700 },
5701 { }
5702};
5703
5704/* l4_abe -> timer8 (dma) */
5705static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
5706 .master = &omap44xx_l4_abe_hwmod,
5707 .slave = &omap44xx_timer8_hwmod,
5708 .clk = "ocp_abe_iclk",
5709 .addr = omap44xx_timer8_dma_addrs,
5710 .user = OCP_USER_SDMA,
5711};
5712
5713static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
5714 {
5715 .pa_start = 0x4803e000,
5716 .pa_end = 0x4803e07f,
5717 .flags = ADDR_TYPE_RT
5718 },
5719 { }
5720};
5721
5722/* l4_per -> timer9 */
5723static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
5724 .master = &omap44xx_l4_per_hwmod,
5725 .slave = &omap44xx_timer9_hwmod,
5726 .clk = "l4_div_ck",
5727 .addr = omap44xx_timer9_addrs,
5728 .user = OCP_USER_MPU | OCP_USER_SDMA,
5729};
5730
5731static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
5732 {
5733 .pa_start = 0x48086000,
5734 .pa_end = 0x4808607f,
5735 .flags = ADDR_TYPE_RT
5736 },
5737 { }
5738};
5739
5740/* l4_per -> timer10 */
5741static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
5742 .master = &omap44xx_l4_per_hwmod,
5743 .slave = &omap44xx_timer10_hwmod,
5744 .clk = "l4_div_ck",
5745 .addr = omap44xx_timer10_addrs,
5746 .user = OCP_USER_MPU | OCP_USER_SDMA,
5747};
5748
5749static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
5750 {
5751 .pa_start = 0x48088000,
5752 .pa_end = 0x4808807f,
5753 .flags = ADDR_TYPE_RT
5754 },
5755 { }
5756};
5757
5758/* l4_per -> timer11 */
5759static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
5760 .master = &omap44xx_l4_per_hwmod,
5761 .slave = &omap44xx_timer11_hwmod,
5762 .clk = "l4_div_ck",
5763 .addr = omap44xx_timer11_addrs,
af88fa9a
BC
5764 .user = OCP_USER_MPU | OCP_USER_SDMA,
5765};
5766
844a3b63
PW
5767static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
5768 {
5769 .pa_start = 0x4806a000,
5770 .pa_end = 0x4806a0ff,
5771 .flags = ADDR_TYPE_RT
af88fa9a 5772 },
844a3b63
PW
5773 { }
5774};
af88fa9a 5775
844a3b63
PW
5776/* l4_per -> uart1 */
5777static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
5778 .master = &omap44xx_l4_per_hwmod,
5779 .slave = &omap44xx_uart1_hwmod,
5780 .clk = "l4_div_ck",
5781 .addr = omap44xx_uart1_addrs,
5782 .user = OCP_USER_MPU | OCP_USER_SDMA,
5783};
af88fa9a 5784
844a3b63
PW
5785static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
5786 {
5787 .pa_start = 0x4806c000,
5788 .pa_end = 0x4806c0ff,
5789 .flags = ADDR_TYPE_RT
5790 },
5791 { }
5792};
af88fa9a 5793
844a3b63
PW
5794/* l4_per -> uart2 */
5795static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
5796 .master = &omap44xx_l4_per_hwmod,
5797 .slave = &omap44xx_uart2_hwmod,
5798 .clk = "l4_div_ck",
5799 .addr = omap44xx_uart2_addrs,
5800 .user = OCP_USER_MPU | OCP_USER_SDMA,
5801};
af88fa9a 5802
844a3b63
PW
5803static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
5804 {
5805 .pa_start = 0x48020000,
5806 .pa_end = 0x480200ff,
5807 .flags = ADDR_TYPE_RT
5808 },
5809 { }
af88fa9a
BC
5810};
5811
844a3b63
PW
5812/* l4_per -> uart3 */
5813static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
5814 .master = &omap44xx_l4_per_hwmod,
5815 .slave = &omap44xx_uart3_hwmod,
5816 .clk = "l4_div_ck",
5817 .addr = omap44xx_uart3_addrs,
5818 .user = OCP_USER_MPU | OCP_USER_SDMA,
af88fa9a
BC
5819};
5820
844a3b63
PW
5821static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
5822 {
5823 .pa_start = 0x4806e000,
5824 .pa_end = 0x4806e0ff,
5825 .flags = ADDR_TYPE_RT
5826 },
5827 { }
af88fa9a
BC
5828};
5829
844a3b63
PW
5830/* l4_per -> uart4 */
5831static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
5832 .master = &omap44xx_l4_per_hwmod,
5833 .slave = &omap44xx_uart4_hwmod,
5834 .clk = "l4_div_ck",
5835 .addr = omap44xx_uart4_addrs,
5836 .user = OCP_USER_MPU | OCP_USER_SDMA,
5837};
5838
0c668875
BC
5839static struct omap_hwmod_addr_space omap44xx_usb_host_fs_addrs[] = {
5840 {
5841 .pa_start = 0x4a0a9000,
5842 .pa_end = 0x4a0a93ff,
5843 .flags = ADDR_TYPE_RT
5844 },
5845 { }
5846};
5847
5848/* l4_cfg -> usb_host_fs */
b0a70cc8 5849static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_cfg__usb_host_fs = {
0c668875
BC
5850 .master = &omap44xx_l4_cfg_hwmod,
5851 .slave = &omap44xx_usb_host_fs_hwmod,
5852 .clk = "l4_div_ck",
5853 .addr = omap44xx_usb_host_fs_addrs,
5854 .user = OCP_USER_MPU | OCP_USER_SDMA,
5855};
5856
844a3b63
PW
5857static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
5858 {
5859 .name = "uhh",
5860 .pa_start = 0x4a064000,
5861 .pa_end = 0x4a0647ff,
5862 .flags = ADDR_TYPE_RT
5863 },
5864 {
5865 .name = "ohci",
5866 .pa_start = 0x4a064800,
5867 .pa_end = 0x4a064bff,
5868 },
5869 {
5870 .name = "ehci",
5871 .pa_start = 0x4a064c00,
5872 .pa_end = 0x4a064fff,
5873 },
5874 {}
5875};
5876
5877/* l4_cfg -> usb_host_hs */
5878static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
5879 .master = &omap44xx_l4_cfg_hwmod,
5880 .slave = &omap44xx_usb_host_hs_hwmod,
5881 .clk = "l4_div_ck",
5882 .addr = omap44xx_usb_host_hs_addrs,
5883 .user = OCP_USER_MPU | OCP_USER_SDMA,
5884};
5885
5886static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
5887 {
5888 .pa_start = 0x4a0ab000,
5889 .pa_end = 0x4a0ab003,
5890 .flags = ADDR_TYPE_RT
5891 },
5892 { }
5893};
5894
5895/* l4_cfg -> usb_otg_hs */
5896static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
5897 .master = &omap44xx_l4_cfg_hwmod,
5898 .slave = &omap44xx_usb_otg_hs_hwmod,
5899 .clk = "l4_div_ck",
5900 .addr = omap44xx_usb_otg_hs_addrs,
5901 .user = OCP_USER_MPU | OCP_USER_SDMA,
af88fa9a
BC
5902};
5903
5904static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
5905 {
5906 .name = "tll",
5907 .pa_start = 0x4a062000,
5908 .pa_end = 0x4a063fff,
5909 .flags = ADDR_TYPE_RT
5910 },
5911 {}
5912};
5913
844a3b63 5914/* l4_cfg -> usb_tll_hs */
af88fa9a
BC
5915static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
5916 .master = &omap44xx_l4_cfg_hwmod,
5917 .slave = &omap44xx_usb_tll_hs_hwmod,
5918 .clk = "l4_div_ck",
5919 .addr = omap44xx_usb_tll_hs_addrs,
5920 .user = OCP_USER_MPU | OCP_USER_SDMA,
5921};
5922
844a3b63
PW
5923static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
5924 {
5925 .pa_start = 0x4a314000,
5926 .pa_end = 0x4a31407f,
5927 .flags = ADDR_TYPE_RT
af88fa9a 5928 },
844a3b63
PW
5929 { }
5930};
5931
5932/* l4_wkup -> wd_timer2 */
5933static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
5934 .master = &omap44xx_l4_wkup_hwmod,
5935 .slave = &omap44xx_wd_timer2_hwmod,
5936 .clk = "l4_wkup_clk_mux_ck",
5937 .addr = omap44xx_wd_timer2_addrs,
5938 .user = OCP_USER_MPU | OCP_USER_SDMA,
5939};
5940
5941static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
5942 {
5943 .pa_start = 0x40130000,
5944 .pa_end = 0x4013007f,
5945 .flags = ADDR_TYPE_RT
5946 },
5947 { }
5948};
5949
5950/* l4_abe -> wd_timer3 */
5951static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
5952 .master = &omap44xx_l4_abe_hwmod,
5953 .slave = &omap44xx_wd_timer3_hwmod,
5954 .clk = "ocp_abe_iclk",
5955 .addr = omap44xx_wd_timer3_addrs,
5956 .user = OCP_USER_MPU,
5957};
5958
5959static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
5960 {
5961 .pa_start = 0x49030000,
5962 .pa_end = 0x4903007f,
5963 .flags = ADDR_TYPE_RT
5964 },
5965 { }
5966};
5967
5968/* l4_abe -> wd_timer3 (dma) */
5969static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
5970 .master = &omap44xx_l4_abe_hwmod,
5971 .slave = &omap44xx_wd_timer3_hwmod,
5972 .clk = "ocp_abe_iclk",
5973 .addr = omap44xx_wd_timer3_dma_addrs,
5974 .user = OCP_USER_SDMA,
af88fa9a
BC
5975};
5976
0a78c5c5 5977static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
42b9e387
PW
5978 &omap44xx_c2c__c2c_target_fw,
5979 &omap44xx_l4_cfg__c2c_target_fw,
0a78c5c5
PW
5980 &omap44xx_l3_main_1__dmm,
5981 &omap44xx_mpu__dmm,
42b9e387 5982 &omap44xx_c2c__emif_fw,
0a78c5c5
PW
5983 &omap44xx_dmm__emif_fw,
5984 &omap44xx_l4_cfg__emif_fw,
5985 &omap44xx_iva__l3_instr,
5986 &omap44xx_l3_main_3__l3_instr,
9a817bc8 5987 &omap44xx_ocp_wp_noc__l3_instr,
0a78c5c5
PW
5988 &omap44xx_dsp__l3_main_1,
5989 &omap44xx_dss__l3_main_1,
5990 &omap44xx_l3_main_2__l3_main_1,
5991 &omap44xx_l4_cfg__l3_main_1,
5992 &omap44xx_mmc1__l3_main_1,
5993 &omap44xx_mmc2__l3_main_1,
5994 &omap44xx_mpu__l3_main_1,
42b9e387 5995 &omap44xx_c2c_target_fw__l3_main_2,
96566043 5996 &omap44xx_debugss__l3_main_2,
0a78c5c5 5997 &omap44xx_dma_system__l3_main_2,
b050f688 5998 &omap44xx_fdif__l3_main_2,
9def390e 5999 &omap44xx_gpu__l3_main_2,
0a78c5c5
PW
6000 &omap44xx_hsi__l3_main_2,
6001 &omap44xx_ipu__l3_main_2,
6002 &omap44xx_iss__l3_main_2,
6003 &omap44xx_iva__l3_main_2,
6004 &omap44xx_l3_main_1__l3_main_2,
6005 &omap44xx_l4_cfg__l3_main_2,
b0a70cc8 6006 /* &omap44xx_usb_host_fs__l3_main_2, */
0a78c5c5
PW
6007 &omap44xx_usb_host_hs__l3_main_2,
6008 &omap44xx_usb_otg_hs__l3_main_2,
6009 &omap44xx_l3_main_1__l3_main_3,
6010 &omap44xx_l3_main_2__l3_main_3,
6011 &omap44xx_l4_cfg__l3_main_3,
b0a70cc8 6012 /* &omap44xx_aess__l4_abe, */
0a78c5c5
PW
6013 &omap44xx_dsp__l4_abe,
6014 &omap44xx_l3_main_1__l4_abe,
6015 &omap44xx_mpu__l4_abe,
6016 &omap44xx_l3_main_1__l4_cfg,
6017 &omap44xx_l3_main_2__l4_per,
6018 &omap44xx_l4_cfg__l4_wkup,
6019 &omap44xx_mpu__mpu_private,
9a817bc8 6020 &omap44xx_l4_cfg__ocp_wp_noc,
b0a70cc8
PW
6021 /* &omap44xx_l4_abe__aess, */
6022 /* &omap44xx_l4_abe__aess_dma, */
42b9e387 6023 &omap44xx_l3_main_2__c2c,
0a78c5c5 6024 &omap44xx_l4_wkup__counter_32k,
a0b5d813
PW
6025 &omap44xx_l4_cfg__ctrl_module_core,
6026 &omap44xx_l4_cfg__ctrl_module_pad_core,
6027 &omap44xx_l4_wkup__ctrl_module_wkup,
6028 &omap44xx_l4_wkup__ctrl_module_pad_wkup,
96566043 6029 &omap44xx_l3_instr__debugss,
0a78c5c5
PW
6030 &omap44xx_l4_cfg__dma_system,
6031 &omap44xx_l4_abe__dmic,
6032 &omap44xx_l4_abe__dmic_dma,
6033 &omap44xx_dsp__iva,
b360124e 6034 /* &omap44xx_dsp__sl2if, */
0a78c5c5
PW
6035 &omap44xx_l4_cfg__dsp,
6036 &omap44xx_l3_main_2__dss,
6037 &omap44xx_l4_per__dss,
6038 &omap44xx_l3_main_2__dss_dispc,
6039 &omap44xx_l4_per__dss_dispc,
6040 &omap44xx_l3_main_2__dss_dsi1,
6041 &omap44xx_l4_per__dss_dsi1,
6042 &omap44xx_l3_main_2__dss_dsi2,
6043 &omap44xx_l4_per__dss_dsi2,
6044 &omap44xx_l3_main_2__dss_hdmi,
6045 &omap44xx_l4_per__dss_hdmi,
6046 &omap44xx_l3_main_2__dss_rfbi,
6047 &omap44xx_l4_per__dss_rfbi,
6048 &omap44xx_l3_main_2__dss_venc,
6049 &omap44xx_l4_per__dss_venc,
42b9e387 6050 &omap44xx_l4_per__elm,
bf30f950
PW
6051 &omap44xx_emif_fw__emif1,
6052 &omap44xx_emif_fw__emif2,
b050f688 6053 &omap44xx_l4_cfg__fdif,
0a78c5c5
PW
6054 &omap44xx_l4_wkup__gpio1,
6055 &omap44xx_l4_per__gpio2,
6056 &omap44xx_l4_per__gpio3,
6057 &omap44xx_l4_per__gpio4,
6058 &omap44xx_l4_per__gpio5,
6059 &omap44xx_l4_per__gpio6,
eb42b5d3 6060 &omap44xx_l3_main_2__gpmc,
9def390e 6061 &omap44xx_l3_main_2__gpu,
a091c08e 6062 &omap44xx_l4_per__hdq1w,
0a78c5c5
PW
6063 &omap44xx_l4_cfg__hsi,
6064 &omap44xx_l4_per__i2c1,
6065 &omap44xx_l4_per__i2c2,
6066 &omap44xx_l4_per__i2c3,
6067 &omap44xx_l4_per__i2c4,
6068 &omap44xx_l3_main_2__ipu,
6069 &omap44xx_l3_main_2__iss,
b360124e 6070 /* &omap44xx_iva__sl2if, */
0a78c5c5
PW
6071 &omap44xx_l3_main_2__iva,
6072 &omap44xx_l4_wkup__kbd,
6073 &omap44xx_l4_cfg__mailbox,
896d4e98
BC
6074 &omap44xx_l4_abe__mcasp,
6075 &omap44xx_l4_abe__mcasp_dma,
0a78c5c5
PW
6076 &omap44xx_l4_abe__mcbsp1,
6077 &omap44xx_l4_abe__mcbsp1_dma,
6078 &omap44xx_l4_abe__mcbsp2,
6079 &omap44xx_l4_abe__mcbsp2_dma,
6080 &omap44xx_l4_abe__mcbsp3,
6081 &omap44xx_l4_abe__mcbsp3_dma,
6082 &omap44xx_l4_per__mcbsp4,
6083 &omap44xx_l4_abe__mcpdm,
6084 &omap44xx_l4_abe__mcpdm_dma,
6085 &omap44xx_l4_per__mcspi1,
6086 &omap44xx_l4_per__mcspi2,
6087 &omap44xx_l4_per__mcspi3,
6088 &omap44xx_l4_per__mcspi4,
6089 &omap44xx_l4_per__mmc1,
6090 &omap44xx_l4_per__mmc2,
6091 &omap44xx_l4_per__mmc3,
6092 &omap44xx_l4_per__mmc4,
6093 &omap44xx_l4_per__mmc5,
e17f18c0 6094 &omap44xx_l3_main_2__ocmc_ram,
0c668875 6095 &omap44xx_l4_cfg__ocp2scp_usb_phy,
794b480a
PW
6096 &omap44xx_mpu_private__prcm_mpu,
6097 &omap44xx_l4_wkup__cm_core_aon,
6098 &omap44xx_l4_cfg__cm_core,
6099 &omap44xx_l4_wkup__prm,
6100 &omap44xx_l4_wkup__scrm,
b360124e 6101 /* &omap44xx_l3_main_2__sl2if, */
1e3b5e59
BC
6102 &omap44xx_l4_abe__slimbus1,
6103 &omap44xx_l4_abe__slimbus1_dma,
6104 &omap44xx_l4_per__slimbus2,
0a78c5c5
PW
6105 &omap44xx_l4_cfg__smartreflex_core,
6106 &omap44xx_l4_cfg__smartreflex_iva,
6107 &omap44xx_l4_cfg__smartreflex_mpu,
6108 &omap44xx_l4_cfg__spinlock,
6109 &omap44xx_l4_wkup__timer1,
6110 &omap44xx_l4_per__timer2,
6111 &omap44xx_l4_per__timer3,
6112 &omap44xx_l4_per__timer4,
6113 &omap44xx_l4_abe__timer5,
6114 &omap44xx_l4_abe__timer5_dma,
6115 &omap44xx_l4_abe__timer6,
6116 &omap44xx_l4_abe__timer6_dma,
6117 &omap44xx_l4_abe__timer7,
6118 &omap44xx_l4_abe__timer7_dma,
6119 &omap44xx_l4_abe__timer8,
6120 &omap44xx_l4_abe__timer8_dma,
6121 &omap44xx_l4_per__timer9,
6122 &omap44xx_l4_per__timer10,
6123 &omap44xx_l4_per__timer11,
6124 &omap44xx_l4_per__uart1,
6125 &omap44xx_l4_per__uart2,
6126 &omap44xx_l4_per__uart3,
6127 &omap44xx_l4_per__uart4,
b0a70cc8 6128 /* &omap44xx_l4_cfg__usb_host_fs, */
0a78c5c5
PW
6129 &omap44xx_l4_cfg__usb_host_hs,
6130 &omap44xx_l4_cfg__usb_otg_hs,
6131 &omap44xx_l4_cfg__usb_tll_hs,
6132 &omap44xx_l4_wkup__wd_timer2,
6133 &omap44xx_l4_abe__wd_timer3,
6134 &omap44xx_l4_abe__wd_timer3_dma,
55d2cb08
BC
6135 NULL,
6136};
6137
6138int __init omap44xx_hwmod_init(void)
6139{
9ebfd285 6140 omap_hwmod_init();
0a78c5c5 6141 return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
55d2cb08
BC
6142}
6143
This page took 0.455709 seconds and 5 git commands to generate.