Merge git://git.kernel.org/pub/scm/linux/kernel/git/steve/gfs2-3.0-nmw
[deliverable/linux.git] / arch / arm / mach-omap2 / pm44xx.c
CommitLineData
5643aebb
RN
1/*
2 * OMAP4 Power Management Routines
3 *
e44f9a77 4 * Copyright (C) 2010-2011 Texas Instruments, Inc.
5643aebb 5 * Rajendra Nayak <rnayak@ti.com>
e44f9a77 6 * Santosh Shilimkar <santosh.shilimkar@ti.com>
5643aebb
RN
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/pm.h>
14#include <linux/suspend.h>
15#include <linux/module.h>
16#include <linux/list.h>
17#include <linux/err.h>
18#include <linux/slab.h>
9f97da78 19#include <asm/system_misc.h>
5643aebb 20
e4c060db 21#include "soc.h"
4e65331c 22#include "common.h"
3c50729b 23#include "clockdomain.h"
72e06d08 24#include "powerdomain.h"
e44f9a77 25#include "pm.h"
5643aebb
RN
26
27struct power_state {
28 struct powerdomain *pwrdm;
29 u32 next_state;
30#ifdef CONFIG_SUSPEND
31 u32 saved_state;
3ba2a739 32 u32 saved_logic_state;
5643aebb
RN
33#endif
34 struct list_head node;
35};
36
37static LIST_HEAD(pwrst_list);
38
39#ifdef CONFIG_SUSPEND
5643aebb
RN
40static int omap4_pm_suspend(void)
41{
e44f9a77
SS
42 struct power_state *pwrst;
43 int state, ret = 0;
44 u32 cpu_id = smp_processor_id();
45
46 /* Save current powerdomain state */
47 list_for_each_entry(pwrst, &pwrst_list, node) {
48 pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
3ba2a739 49 pwrst->saved_logic_state = pwrdm_read_logic_retst(pwrst->pwrdm);
e44f9a77
SS
50 }
51
52 /* Set targeted power domain states by suspend */
53 list_for_each_entry(pwrst, &pwrst_list, node) {
54 omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
3ba2a739 55 pwrdm_set_logic_retst(pwrst->pwrdm, PWRDM_POWER_OFF);
e44f9a77
SS
56 }
57
58 /*
59 * For MPUSS to hit power domain retention(CSWR or OSWR),
60 * CPU0 and CPU1 power domains need to be in OFF or DORMANT state,
61 * since CPU power domain CSWR is not supported by hardware
62 * Only master CPU follows suspend path. All other CPUs follow
63 * CPU hotplug path in system wide suspend. On OMAP4, CPU power
64 * domain CSWR is not supported by hardware.
65 * More details can be found in OMAP4430 TRM section 4.3.4.2.
66 */
67 omap4_enter_lowpower(cpu_id, PWRDM_POWER_OFF);
68
69 /* Restore next powerdomain state */
70 list_for_each_entry(pwrst, &pwrst_list, node) {
71 state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
72 if (state > pwrst->next_state) {
7852ec05
PW
73 pr_info("Powerdomain (%s) didn't enter target state %d\n",
74 pwrst->pwrdm->name, pwrst->next_state);
e44f9a77
SS
75 ret = -1;
76 }
77 omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
3ba2a739 78 pwrdm_set_logic_retst(pwrst->pwrdm, pwrst->saved_logic_state);
e44f9a77 79 }
60480098 80 if (ret) {
e44f9a77 81 pr_crit("Could not enter target state in pm_suspend\n");
60480098
RN
82 /*
83 * OMAP4 chip PM currently works only with certain (newer)
84 * versions of bootloaders. This is due to missing code in the
85 * kernel to properly reset and initialize some devices.
86 * Warn the user about the bootloader version being one of the
87 * possible causes.
88 * http://www.spinics.net/lists/arm-kernel/msg218641.html
89 */
90 pr_warn("A possible cause could be an old bootloader - try u-boot >= v2012.07\n");
91 } else {
e44f9a77 92 pr_info("Successfully put all powerdomains to target state\n");
60480098 93 }
e44f9a77 94
5643aebb
RN
95 return 0;
96}
5643aebb
RN
97#endif /* CONFIG_SUSPEND */
98
99static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
100{
101 struct power_state *pwrst;
102
103 if (!pwrdm->pwrsts)
104 return 0;
105
e44f9a77
SS
106 /*
107 * Skip CPU0 and CPU1 power domains. CPU1 is programmed
108 * through hotplug path and CPU0 explicitly programmed
109 * further down in the code path
110 */
111 if (!strncmp(pwrdm->name, "cpu", 3))
112 return 0;
113
5643aebb
RN
114 pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
115 if (!pwrst)
116 return -ENOMEM;
e44f9a77 117
5643aebb 118 pwrst->pwrdm = pwrdm;
e44f9a77 119 pwrst->next_state = PWRDM_POWER_RET;
5643aebb
RN
120 list_add(&pwrst->node, &pwrst_list);
121
e44f9a77 122 return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
5643aebb
RN
123}
124
72826b9f
SS
125/**
126 * omap_default_idle - OMAP4 default ilde routine.'
127 *
128 * Implements OMAP4 memory, IO ordering requirements which can't be addressed
62006324
PB
129 * with default cpu_do_idle() hook. Used by all CPUs with !CONFIG_CPU_IDLE and
130 * by secondary CPU with CONFIG_CPU_IDLE.
72826b9f
SS
131 */
132static void omap_default_idle(void)
133{
72826b9f
SS
134 local_fiq_disable();
135
136 omap_do_wfi();
137
138 local_fiq_enable();
72826b9f
SS
139}
140
5643aebb
RN
141/**
142 * omap4_pm_init - Init routine for OMAP4 PM
143 *
144 * Initializes all powerdomain and clockdomain target states
145 * and all PRCM settings.
146 */
bbd707ac 147int __init omap4_pm_init(void)
5643aebb
RN
148{
149 int ret;
68523f42 150 struct clockdomain *emif_clkdm, *mpuss_clkdm, *l3_1_clkdm, *l4wkup;
12f27826 151 struct clockdomain *ducati_clkdm, *l3_2_clkdm, *l4_per_clkdm;
5643aebb 152
361b02f3
SS
153 if (omap_rev() == OMAP4430_REV_ES1_0) {
154 WARN(1, "Power Management not supported on OMAP4430 ES1.0\n");
155 return -ENODEV;
156 }
157
5643aebb 158 pr_err("Power Management for TI OMAP4.\n");
60480098
RN
159 /*
160 * OMAP4 chip PM currently works only with certain (newer)
161 * versions of bootloaders. This is due to missing code in the
162 * kernel to properly reset and initialize some devices.
163 * http://www.spinics.net/lists/arm-kernel/msg218641.html
164 */
165 pr_warn("OMAP4 PM: u-boot >= v2012.07 is required for full PM support\n");
5643aebb 166
5643aebb
RN
167 ret = pwrdm_for_each(pwrdms_setup, NULL);
168 if (ret) {
169 pr_err("Failed to setup powerdomains\n");
170 goto err2;
171 }
5643aebb 172
12f27826
SS
173 /*
174 * The dynamic dependency between MPUSS -> MEMIF and
175 * MPUSS -> L4_PER/L3_* and DUCATI -> L3_* doesn't work as
176 * expected. The hardware recommendation is to enable static
177 * dependencies for these to avoid system lock ups or random crashes.
68523f42
SS
178 * The L4 wakeup depedency is added to workaround the OCP sync hardware
179 * BUG with 32K synctimer which lead to incorrect timer value read
180 * from the 32K counter. The BUG applies for GPTIMER1 and WDT2 which
181 * are part of L4 wakeup clockdomain.
12f27826
SS
182 */
183 mpuss_clkdm = clkdm_lookup("mpuss_clkdm");
184 emif_clkdm = clkdm_lookup("l3_emif_clkdm");
185 l3_1_clkdm = clkdm_lookup("l3_1_clkdm");
186 l3_2_clkdm = clkdm_lookup("l3_2_clkdm");
187 l4_per_clkdm = clkdm_lookup("l4_per_clkdm");
68523f42 188 l4wkup = clkdm_lookup("l4_wkup_clkdm");
12f27826 189 ducati_clkdm = clkdm_lookup("ducati_clkdm");
68523f42 190 if ((!mpuss_clkdm) || (!emif_clkdm) || (!l3_1_clkdm) || (!l4wkup) ||
12f27826
SS
191 (!l3_2_clkdm) || (!ducati_clkdm) || (!l4_per_clkdm))
192 goto err2;
193
194 ret = clkdm_add_wkdep(mpuss_clkdm, emif_clkdm);
195 ret |= clkdm_add_wkdep(mpuss_clkdm, l3_1_clkdm);
196 ret |= clkdm_add_wkdep(mpuss_clkdm, l3_2_clkdm);
197 ret |= clkdm_add_wkdep(mpuss_clkdm, l4_per_clkdm);
68523f42 198 ret |= clkdm_add_wkdep(mpuss_clkdm, l4wkup);
12f27826
SS
199 ret |= clkdm_add_wkdep(ducati_clkdm, l3_1_clkdm);
200 ret |= clkdm_add_wkdep(ducati_clkdm, l3_2_clkdm);
201 if (ret) {
7852ec05 202 pr_err("Failed to add MPUSS -> L3/EMIF/L4PER, DUCATI -> L3 wakeup dependency\n");
12f27826
SS
203 goto err2;
204 }
205
b2b9762f
SS
206 ret = omap4_mpuss_init();
207 if (ret) {
208 pr_err("Failed to initialise OMAP4 MPUSS\n");
209 goto err2;
210 }
211
92206fd2 212 (void) clkdm_for_each(omap_pm_clkdms_setup, NULL);
3c50729b 213
5643aebb 214#ifdef CONFIG_SUSPEND
1416408d
PW
215 omap_pm_suspend = omap4_pm_suspend;
216#endif
5643aebb 217
ae940913 218 /* Overwrite the default cpu_do_idle() */
0bcd24b0 219 arm_pm_idle = omap_default_idle;
72826b9f 220
98272660
SS
221 omap4_idle_init();
222
5643aebb
RN
223err2:
224 return ret;
225}
This page took 0.233448 seconds and 5 git commands to generate.