Commit | Line | Data |
---|---|---|
c1294045 RN |
1 | /* |
2 | * OMAP44xx PRM instance offset macros | |
3 | * | |
26c98c56 | 4 | * Copyright (C) 2009-2011 Texas Instruments, Inc. |
79328706 | 5 | * Copyright (C) 2009-2010 Nokia Corporation |
c1294045 RN |
6 | * |
7 | * Paul Walmsley (paul@pwsan.com) | |
8 | * Rajendra Nayak (rnayak@ti.com) | |
9 | * Benoit Cousson (b-cousson@ti.com) | |
10 | * | |
11 | * This file is automatically generated from the OMAP hardware databases. | |
12 | * We respectfully ask that any modifications to this file be coordinated | |
13 | * with the public linux-omap@vger.kernel.org mailing list and the | |
14 | * authors above to ensure that the autogeneration scripts are kept | |
15 | * up-to-date with the file contents. | |
16 | * | |
17 | * This program is free software; you can redistribute it and/or modify | |
18 | * it under the terms of the GNU General Public License version 2 as | |
19 | * published by the Free Software Foundation. | |
d198b514 PW |
20 | * |
21 | * XXX This file needs to be updated to align on one of "OMAP4", "OMAP44XX", | |
22 | * or "OMAP4430". | |
c1294045 RN |
23 | */ |
24 | ||
25 | #ifndef __ARCH_ARM_MACH_OMAP2_PRM44XX_H | |
26 | #define __ARCH_ARM_MACH_OMAP2_PRM44XX_H | |
27 | ||
9920eca8 | 28 | #include "prm44xx_54xx.h" |
d198b514 | 29 | #include "prcm-common.h" |
59fb659b | 30 | #include "prm.h" |
d198b514 PW |
31 | |
32 | #define OMAP4430_PRM_BASE 0x4a306000 | |
33 | ||
cdb54c44 | 34 | #define OMAP44XX_PRM_REGADDR(inst, reg) \ |
ad98a18b | 35 | OMAP2_L4_IO_ADDRESS(OMAP4430_PRM_BASE + (inst) + (reg)) |
d198b514 PW |
36 | |
37 | ||
38 | /* PRM instances */ | |
cdb54c44 PW |
39 | #define OMAP4430_PRM_OCP_SOCKET_INST 0x0000 |
40 | #define OMAP4430_PRM_CKGEN_INST 0x0100 | |
41 | #define OMAP4430_PRM_MPU_INST 0x0300 | |
42 | #define OMAP4430_PRM_TESLA_INST 0x0400 | |
43 | #define OMAP4430_PRM_ABE_INST 0x0500 | |
44 | #define OMAP4430_PRM_ALWAYS_ON_INST 0x0600 | |
45 | #define OMAP4430_PRM_CORE_INST 0x0700 | |
46 | #define OMAP4430_PRM_IVAHD_INST 0x0f00 | |
47 | #define OMAP4430_PRM_CAM_INST 0x1000 | |
48 | #define OMAP4430_PRM_DSS_INST 0x1100 | |
49 | #define OMAP4430_PRM_GFX_INST 0x1200 | |
ad98a18b | 50 | #define OMAP4430_PRM_L3INIT_INST 0x1300 |
cdb54c44 | 51 | #define OMAP4430_PRM_L4PER_INST 0x1400 |
ad98a18b | 52 | #define OMAP4430_PRM_CEFUSE_INST 0x1600 |
cdb54c44 PW |
53 | #define OMAP4430_PRM_WKUP_INST 0x1700 |
54 | #define OMAP4430_PRM_WKUP_CM_INST 0x1800 | |
55 | #define OMAP4430_PRM_EMU_INST 0x1900 | |
ad98a18b BC |
56 | #define OMAP4430_PRM_EMU_CM_INST 0x1a00 |
57 | #define OMAP4430_PRM_DEVICE_INST 0x1b00 | |
cdb54c44 | 58 | #define OMAP4430_PRM_INSTR_INST 0x1f00 |
d198b514 | 59 | |
e4156ee5 | 60 | /* PRM clockdomain register offsets (from instance start) */ |
e4156ee5 | 61 | #define OMAP4430_PRM_WKUP_CM_WKUP_CDOFFS 0x0000 |
e4156ee5 | 62 | #define OMAP4430_PRM_EMU_CM_EMU_CDOFFS 0x0000 |
d198b514 PW |
63 | |
64 | /* OMAP4 specific register offsets */ | |
65 | #define OMAP4_RM_RSTCTRL 0x0000 | |
5f2596fc NM |
66 | #define OMAP4_RM_RSTST 0x0004 |
67 | #define OMAP4_RM_RSTTIME 0x0008 | |
d198b514 PW |
68 | #define OMAP4_PM_PWSTCTRL 0x0000 |
69 | #define OMAP4_PM_PWSTST 0x0004 | |
70 | ||
c1294045 RN |
71 | |
72 | /* PRM */ | |
73 | ||
c1294045 | 74 | /* PRM.OCP_SOCKET_PRM register offsets */ |
2339ea99 | 75 | #define OMAP4_REVISION_PRM_OFFSET 0x0000 |
cdb54c44 | 76 | #define OMAP4430_REVISION_PRM OMAP44XX_PRM_REGADDR(OMAP4430_PRM_OCP_SOCKET_INST, 0x0000) |
2339ea99 | 77 | #define OMAP4_PRM_IRQSTATUS_MPU_OFFSET 0x0010 |
cdb54c44 | 78 | #define OMAP4430_PRM_IRQSTATUS_MPU OMAP44XX_PRM_REGADDR(OMAP4430_PRM_OCP_SOCKET_INST, 0x0010) |
2339ea99 | 79 | #define OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET 0x0014 |
cdb54c44 | 80 | #define OMAP4430_PRM_IRQSTATUS_MPU_2 OMAP44XX_PRM_REGADDR(OMAP4430_PRM_OCP_SOCKET_INST, 0x0014) |
2339ea99 | 81 | #define OMAP4_PRM_IRQENABLE_MPU_OFFSET 0x0018 |
cdb54c44 | 82 | #define OMAP4430_PRM_IRQENABLE_MPU OMAP44XX_PRM_REGADDR(OMAP4430_PRM_OCP_SOCKET_INST, 0x0018) |
2339ea99 | 83 | #define OMAP4_PRM_IRQENABLE_MPU_2_OFFSET 0x001c |
cdb54c44 | 84 | #define OMAP4430_PRM_IRQENABLE_MPU_2 OMAP44XX_PRM_REGADDR(OMAP4430_PRM_OCP_SOCKET_INST, 0x001c) |
2339ea99 | 85 | #define OMAP4_PRM_IRQSTATUS_DUCATI_OFFSET 0x0020 |
cdb54c44 | 86 | #define OMAP4430_PRM_IRQSTATUS_DUCATI OMAP44XX_PRM_REGADDR(OMAP4430_PRM_OCP_SOCKET_INST, 0x0020) |
2339ea99 | 87 | #define OMAP4_PRM_IRQENABLE_DUCATI_OFFSET 0x0028 |
cdb54c44 | 88 | #define OMAP4430_PRM_IRQENABLE_DUCATI OMAP44XX_PRM_REGADDR(OMAP4430_PRM_OCP_SOCKET_INST, 0x0028) |
2339ea99 | 89 | #define OMAP4_PRM_IRQSTATUS_TESLA_OFFSET 0x0030 |
cdb54c44 | 90 | #define OMAP4430_PRM_IRQSTATUS_TESLA OMAP44XX_PRM_REGADDR(OMAP4430_PRM_OCP_SOCKET_INST, 0x0030) |
2339ea99 | 91 | #define OMAP4_PRM_IRQENABLE_TESLA_OFFSET 0x0038 |
cdb54c44 | 92 | #define OMAP4430_PRM_IRQENABLE_TESLA OMAP44XX_PRM_REGADDR(OMAP4430_PRM_OCP_SOCKET_INST, 0x0038) |
fdd4f409 | 93 | #define OMAP4_CM_PRM_PROFILING_CLKCTRL_OFFSET 0x0040 |
cdb54c44 | 94 | #define OMAP4430_CM_PRM_PROFILING_CLKCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_OCP_SOCKET_INST, 0x0040) |
c1294045 RN |
95 | |
96 | /* PRM.CKGEN_PRM register offsets */ | |
2339ea99 | 97 | #define OMAP4_CM_ABE_DSS_SYS_CLKSEL_OFFSET 0x0000 |
cdb54c44 | 98 | #define OMAP4430_CM_ABE_DSS_SYS_CLKSEL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CKGEN_INST, 0x0000) |
2339ea99 | 99 | #define OMAP4_CM_L4_WKUP_CLKSEL_OFFSET 0x0008 |
cdb54c44 | 100 | #define OMAP4430_CM_L4_WKUP_CLKSEL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CKGEN_INST, 0x0008) |
2339ea99 | 101 | #define OMAP4_CM_ABE_PLL_REF_CLKSEL_OFFSET 0x000c |
cdb54c44 | 102 | #define OMAP4430_CM_ABE_PLL_REF_CLKSEL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CKGEN_INST, 0x000c) |
2339ea99 | 103 | #define OMAP4_CM_SYS_CLKSEL_OFFSET 0x0010 |
cdb54c44 | 104 | #define OMAP4430_CM_SYS_CLKSEL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CKGEN_INST, 0x0010) |
c1294045 RN |
105 | |
106 | /* PRM.MPU_PRM register offsets */ | |
2339ea99 | 107 | #define OMAP4_PM_MPU_PWRSTCTRL_OFFSET 0x0000 |
cdb54c44 | 108 | #define OMAP4430_PM_MPU_PWRSTCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_MPU_INST, 0x0000) |
2339ea99 | 109 | #define OMAP4_PM_MPU_PWRSTST_OFFSET 0x0004 |
cdb54c44 | 110 | #define OMAP4430_PM_MPU_PWRSTST OMAP44XX_PRM_REGADDR(OMAP4430_PRM_MPU_INST, 0x0004) |
2339ea99 | 111 | #define OMAP4_RM_MPU_RSTST_OFFSET 0x0014 |
cdb54c44 | 112 | #define OMAP4430_RM_MPU_RSTST OMAP44XX_PRM_REGADDR(OMAP4430_PRM_MPU_INST, 0x0014) |
2339ea99 | 113 | #define OMAP4_RM_MPU_MPU_CONTEXT_OFFSET 0x0024 |
cdb54c44 | 114 | #define OMAP4430_RM_MPU_MPU_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_MPU_INST, 0x0024) |
c1294045 RN |
115 | |
116 | /* PRM.TESLA_PRM register offsets */ | |
2339ea99 | 117 | #define OMAP4_PM_TESLA_PWRSTCTRL_OFFSET 0x0000 |
cdb54c44 | 118 | #define OMAP4430_PM_TESLA_PWRSTCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_TESLA_INST, 0x0000) |
2339ea99 | 119 | #define OMAP4_PM_TESLA_PWRSTST_OFFSET 0x0004 |
cdb54c44 | 120 | #define OMAP4430_PM_TESLA_PWRSTST OMAP44XX_PRM_REGADDR(OMAP4430_PRM_TESLA_INST, 0x0004) |
2339ea99 | 121 | #define OMAP4_RM_TESLA_RSTCTRL_OFFSET 0x0010 |
cdb54c44 | 122 | #define OMAP4430_RM_TESLA_RSTCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_TESLA_INST, 0x0010) |
2339ea99 | 123 | #define OMAP4_RM_TESLA_RSTST_OFFSET 0x0014 |
cdb54c44 | 124 | #define OMAP4430_RM_TESLA_RSTST OMAP44XX_PRM_REGADDR(OMAP4430_PRM_TESLA_INST, 0x0014) |
2339ea99 | 125 | #define OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET 0x0024 |
cdb54c44 | 126 | #define OMAP4430_RM_TESLA_TESLA_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_TESLA_INST, 0x0024) |
c1294045 RN |
127 | |
128 | /* PRM.ABE_PRM register offsets */ | |
2339ea99 | 129 | #define OMAP4_PM_ABE_PWRSTCTRL_OFFSET 0x0000 |
cdb54c44 | 130 | #define OMAP4430_PM_ABE_PWRSTCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x0000) |
2339ea99 | 131 | #define OMAP4_PM_ABE_PWRSTST_OFFSET 0x0004 |
cdb54c44 | 132 | #define OMAP4430_PM_ABE_PWRSTST OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x0004) |
2339ea99 | 133 | #define OMAP4_RM_ABE_AESS_CONTEXT_OFFSET 0x002c |
cdb54c44 | 134 | #define OMAP4430_RM_ABE_AESS_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x002c) |
2339ea99 | 135 | #define OMAP4_PM_ABE_PDM_WKDEP_OFFSET 0x0030 |
cdb54c44 | 136 | #define OMAP4430_PM_ABE_PDM_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x0030) |
2339ea99 | 137 | #define OMAP4_RM_ABE_PDM_CONTEXT_OFFSET 0x0034 |
cdb54c44 | 138 | #define OMAP4430_RM_ABE_PDM_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x0034) |
2339ea99 | 139 | #define OMAP4_PM_ABE_DMIC_WKDEP_OFFSET 0x0038 |
cdb54c44 | 140 | #define OMAP4430_PM_ABE_DMIC_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x0038) |
2339ea99 | 141 | #define OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET 0x003c |
cdb54c44 | 142 | #define OMAP4430_RM_ABE_DMIC_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x003c) |
2339ea99 | 143 | #define OMAP4_PM_ABE_MCASP_WKDEP_OFFSET 0x0040 |
cdb54c44 | 144 | #define OMAP4430_PM_ABE_MCASP_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x0040) |
2339ea99 | 145 | #define OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET 0x0044 |
cdb54c44 | 146 | #define OMAP4430_RM_ABE_MCASP_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x0044) |
2339ea99 | 147 | #define OMAP4_PM_ABE_MCBSP1_WKDEP_OFFSET 0x0048 |
cdb54c44 | 148 | #define OMAP4430_PM_ABE_MCBSP1_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x0048) |
2339ea99 | 149 | #define OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET 0x004c |
cdb54c44 | 150 | #define OMAP4430_RM_ABE_MCBSP1_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x004c) |
2339ea99 | 151 | #define OMAP4_PM_ABE_MCBSP2_WKDEP_OFFSET 0x0050 |
cdb54c44 | 152 | #define OMAP4430_PM_ABE_MCBSP2_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x0050) |
2339ea99 | 153 | #define OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET 0x0054 |
cdb54c44 | 154 | #define OMAP4430_RM_ABE_MCBSP2_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x0054) |
2339ea99 | 155 | #define OMAP4_PM_ABE_MCBSP3_WKDEP_OFFSET 0x0058 |
cdb54c44 | 156 | #define OMAP4430_PM_ABE_MCBSP3_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x0058) |
2339ea99 | 157 | #define OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET 0x005c |
cdb54c44 | 158 | #define OMAP4430_RM_ABE_MCBSP3_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x005c) |
2339ea99 | 159 | #define OMAP4_PM_ABE_SLIMBUS_WKDEP_OFFSET 0x0060 |
cdb54c44 | 160 | #define OMAP4430_PM_ABE_SLIMBUS_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x0060) |
2339ea99 | 161 | #define OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET 0x0064 |
cdb54c44 | 162 | #define OMAP4430_RM_ABE_SLIMBUS_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x0064) |
2339ea99 | 163 | #define OMAP4_PM_ABE_TIMER5_WKDEP_OFFSET 0x0068 |
cdb54c44 | 164 | #define OMAP4430_PM_ABE_TIMER5_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x0068) |
2339ea99 | 165 | #define OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET 0x006c |
cdb54c44 | 166 | #define OMAP4430_RM_ABE_TIMER5_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x006c) |
2339ea99 | 167 | #define OMAP4_PM_ABE_TIMER6_WKDEP_OFFSET 0x0070 |
cdb54c44 | 168 | #define OMAP4430_PM_ABE_TIMER6_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x0070) |
2339ea99 | 169 | #define OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET 0x0074 |
cdb54c44 | 170 | #define OMAP4430_RM_ABE_TIMER6_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x0074) |
2339ea99 | 171 | #define OMAP4_PM_ABE_TIMER7_WKDEP_OFFSET 0x0078 |
cdb54c44 | 172 | #define OMAP4430_PM_ABE_TIMER7_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x0078) |
2339ea99 | 173 | #define OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET 0x007c |
cdb54c44 | 174 | #define OMAP4430_RM_ABE_TIMER7_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x007c) |
2339ea99 | 175 | #define OMAP4_PM_ABE_TIMER8_WKDEP_OFFSET 0x0080 |
cdb54c44 | 176 | #define OMAP4430_PM_ABE_TIMER8_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x0080) |
2339ea99 | 177 | #define OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET 0x0084 |
cdb54c44 | 178 | #define OMAP4430_RM_ABE_TIMER8_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x0084) |
2339ea99 | 179 | #define OMAP4_PM_ABE_WDT3_WKDEP_OFFSET 0x0088 |
cdb54c44 | 180 | #define OMAP4430_PM_ABE_WDT3_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x0088) |
2339ea99 | 181 | #define OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET 0x008c |
cdb54c44 | 182 | #define OMAP4430_RM_ABE_WDT3_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ABE_INST, 0x008c) |
c1294045 RN |
183 | |
184 | /* PRM.ALWAYS_ON_PRM register offsets */ | |
2339ea99 | 185 | #define OMAP4_RM_ALWON_MDMINTC_CONTEXT_OFFSET 0x0024 |
cdb54c44 | 186 | #define OMAP4430_RM_ALWON_MDMINTC_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ALWAYS_ON_INST, 0x0024) |
2339ea99 | 187 | #define OMAP4_PM_ALWON_SR_MPU_WKDEP_OFFSET 0x0028 |
cdb54c44 | 188 | #define OMAP4430_PM_ALWON_SR_MPU_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ALWAYS_ON_INST, 0x0028) |
2339ea99 | 189 | #define OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET 0x002c |
cdb54c44 | 190 | #define OMAP4430_RM_ALWON_SR_MPU_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ALWAYS_ON_INST, 0x002c) |
2339ea99 | 191 | #define OMAP4_PM_ALWON_SR_IVA_WKDEP_OFFSET 0x0030 |
cdb54c44 | 192 | #define OMAP4430_PM_ALWON_SR_IVA_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ALWAYS_ON_INST, 0x0030) |
2339ea99 | 193 | #define OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET 0x0034 |
cdb54c44 | 194 | #define OMAP4430_RM_ALWON_SR_IVA_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ALWAYS_ON_INST, 0x0034) |
2339ea99 | 195 | #define OMAP4_PM_ALWON_SR_CORE_WKDEP_OFFSET 0x0038 |
cdb54c44 | 196 | #define OMAP4430_PM_ALWON_SR_CORE_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ALWAYS_ON_INST, 0x0038) |
2339ea99 | 197 | #define OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET 0x003c |
cdb54c44 | 198 | #define OMAP4430_RM_ALWON_SR_CORE_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_ALWAYS_ON_INST, 0x003c) |
c1294045 RN |
199 | |
200 | /* PRM.CORE_PRM register offsets */ | |
2339ea99 | 201 | #define OMAP4_PM_CORE_PWRSTCTRL_OFFSET 0x0000 |
cdb54c44 | 202 | #define OMAP4430_PM_CORE_PWRSTCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x0000) |
2339ea99 | 203 | #define OMAP4_PM_CORE_PWRSTST_OFFSET 0x0004 |
cdb54c44 | 204 | #define OMAP4430_PM_CORE_PWRSTST OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x0004) |
2339ea99 | 205 | #define OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET 0x0024 |
cdb54c44 | 206 | #define OMAP4430_RM_L3_1_L3_1_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x0024) |
2339ea99 | 207 | #define OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET 0x0124 |
cdb54c44 | 208 | #define OMAP4430_RM_L3_2_L3_2_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x0124) |
2339ea99 | 209 | #define OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET 0x012c |
cdb54c44 | 210 | #define OMAP4430_RM_L3_2_GPMC_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x012c) |
2339ea99 | 211 | #define OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET 0x0134 |
cdb54c44 | 212 | #define OMAP4430_RM_L3_2_OCMC_RAM_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x0134) |
2339ea99 | 213 | #define OMAP4_RM_DUCATI_RSTCTRL_OFFSET 0x0210 |
cdb54c44 | 214 | #define OMAP4430_RM_DUCATI_RSTCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x0210) |
2339ea99 | 215 | #define OMAP4_RM_DUCATI_RSTST_OFFSET 0x0214 |
cdb54c44 | 216 | #define OMAP4430_RM_DUCATI_RSTST OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x0214) |
2339ea99 | 217 | #define OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET 0x0224 |
cdb54c44 | 218 | #define OMAP4430_RM_DUCATI_DUCATI_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x0224) |
2339ea99 | 219 | #define OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET 0x0324 |
cdb54c44 | 220 | #define OMAP4430_RM_SDMA_SDMA_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x0324) |
2339ea99 | 221 | #define OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET 0x0424 |
cdb54c44 | 222 | #define OMAP4430_RM_MEMIF_DMM_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x0424) |
2339ea99 | 223 | #define OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET 0x042c |
cdb54c44 | 224 | #define OMAP4430_RM_MEMIF_EMIF_FW_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x042c) |
2339ea99 | 225 | #define OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET 0x0434 |
cdb54c44 | 226 | #define OMAP4430_RM_MEMIF_EMIF_1_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x0434) |
2339ea99 | 227 | #define OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET 0x043c |
cdb54c44 | 228 | #define OMAP4430_RM_MEMIF_EMIF_2_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x043c) |
2339ea99 | 229 | #define OMAP4_RM_MEMIF_DLL_CONTEXT_OFFSET 0x0444 |
cdb54c44 | 230 | #define OMAP4430_RM_MEMIF_DLL_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x0444) |
2339ea99 | 231 | #define OMAP4_RM_MEMIF_EMIF_H1_CONTEXT_OFFSET 0x0454 |
cdb54c44 | 232 | #define OMAP4430_RM_MEMIF_EMIF_H1_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x0454) |
2339ea99 | 233 | #define OMAP4_RM_MEMIF_EMIF_H2_CONTEXT_OFFSET 0x045c |
cdb54c44 | 234 | #define OMAP4430_RM_MEMIF_EMIF_H2_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x045c) |
2339ea99 | 235 | #define OMAP4_RM_MEMIF_DLL_H_CONTEXT_OFFSET 0x0464 |
cdb54c44 | 236 | #define OMAP4430_RM_MEMIF_DLL_H_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x0464) |
2339ea99 | 237 | #define OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET 0x0524 |
cdb54c44 | 238 | #define OMAP4430_RM_D2D_SAD2D_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x0524) |
ad98a18b BC |
239 | #define OMAP4_RM_D2D_MODEM_ICR_CONTEXT_OFFSET 0x052c |
240 | #define OMAP4430_RM_D2D_MODEM_ICR_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x052c) | |
2339ea99 | 241 | #define OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET 0x0534 |
cdb54c44 | 242 | #define OMAP4430_RM_D2D_SAD2D_FW_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x0534) |
2339ea99 | 243 | #define OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET 0x0624 |
cdb54c44 | 244 | #define OMAP4430_RM_L4CFG_L4_CFG_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x0624) |
2339ea99 | 245 | #define OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET 0x062c |
cdb54c44 | 246 | #define OMAP4430_RM_L4CFG_HW_SEM_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x062c) |
2339ea99 | 247 | #define OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET 0x0634 |
cdb54c44 | 248 | #define OMAP4430_RM_L4CFG_MAILBOX_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x0634) |
2339ea99 | 249 | #define OMAP4_RM_L4CFG_SAR_ROM_CONTEXT_OFFSET 0x063c |
cdb54c44 | 250 | #define OMAP4430_RM_L4CFG_SAR_ROM_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x063c) |
2339ea99 | 251 | #define OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET 0x0724 |
cdb54c44 | 252 | #define OMAP4430_RM_L3INSTR_L3_3_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x0724) |
2339ea99 | 253 | #define OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET 0x072c |
cdb54c44 | 254 | #define OMAP4430_RM_L3INSTR_L3_INSTR_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x072c) |
2339ea99 | 255 | #define OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET 0x0744 |
cdb54c44 | 256 | #define OMAP4430_RM_L3INSTR_OCP_WP1_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CORE_INST, 0x0744) |
c1294045 RN |
257 | |
258 | /* PRM.IVAHD_PRM register offsets */ | |
2339ea99 | 259 | #define OMAP4_PM_IVAHD_PWRSTCTRL_OFFSET 0x0000 |
cdb54c44 | 260 | #define OMAP4430_PM_IVAHD_PWRSTCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_IVAHD_INST, 0x0000) |
2339ea99 | 261 | #define OMAP4_PM_IVAHD_PWRSTST_OFFSET 0x0004 |
cdb54c44 | 262 | #define OMAP4430_PM_IVAHD_PWRSTST OMAP44XX_PRM_REGADDR(OMAP4430_PRM_IVAHD_INST, 0x0004) |
2339ea99 | 263 | #define OMAP4_RM_IVAHD_RSTCTRL_OFFSET 0x0010 |
cdb54c44 | 264 | #define OMAP4430_RM_IVAHD_RSTCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_IVAHD_INST, 0x0010) |
2339ea99 | 265 | #define OMAP4_RM_IVAHD_RSTST_OFFSET 0x0014 |
cdb54c44 | 266 | #define OMAP4430_RM_IVAHD_RSTST OMAP44XX_PRM_REGADDR(OMAP4430_PRM_IVAHD_INST, 0x0014) |
2339ea99 | 267 | #define OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET 0x0024 |
cdb54c44 | 268 | #define OMAP4430_RM_IVAHD_IVAHD_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_IVAHD_INST, 0x0024) |
2339ea99 | 269 | #define OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET 0x002c |
cdb54c44 | 270 | #define OMAP4430_RM_IVAHD_SL2_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_IVAHD_INST, 0x002c) |
c1294045 RN |
271 | |
272 | /* PRM.CAM_PRM register offsets */ | |
2339ea99 | 273 | #define OMAP4_PM_CAM_PWRSTCTRL_OFFSET 0x0000 |
cdb54c44 | 274 | #define OMAP4430_PM_CAM_PWRSTCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CAM_INST, 0x0000) |
2339ea99 | 275 | #define OMAP4_PM_CAM_PWRSTST_OFFSET 0x0004 |
cdb54c44 | 276 | #define OMAP4430_PM_CAM_PWRSTST OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CAM_INST, 0x0004) |
2339ea99 | 277 | #define OMAP4_RM_CAM_ISS_CONTEXT_OFFSET 0x0024 |
cdb54c44 | 278 | #define OMAP4430_RM_CAM_ISS_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CAM_INST, 0x0024) |
2339ea99 | 279 | #define OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET 0x002c |
cdb54c44 | 280 | #define OMAP4430_RM_CAM_FDIF_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CAM_INST, 0x002c) |
c1294045 RN |
281 | |
282 | /* PRM.DSS_PRM register offsets */ | |
2339ea99 | 283 | #define OMAP4_PM_DSS_PWRSTCTRL_OFFSET 0x0000 |
cdb54c44 | 284 | #define OMAP4430_PM_DSS_PWRSTCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DSS_INST, 0x0000) |
2339ea99 | 285 | #define OMAP4_PM_DSS_PWRSTST_OFFSET 0x0004 |
cdb54c44 | 286 | #define OMAP4430_PM_DSS_PWRSTST OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DSS_INST, 0x0004) |
2339ea99 | 287 | #define OMAP4_PM_DSS_DSS_WKDEP_OFFSET 0x0020 |
cdb54c44 | 288 | #define OMAP4430_PM_DSS_DSS_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DSS_INST, 0x0020) |
2339ea99 | 289 | #define OMAP4_RM_DSS_DSS_CONTEXT_OFFSET 0x0024 |
cdb54c44 | 290 | #define OMAP4430_RM_DSS_DSS_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DSS_INST, 0x0024) |
2339ea99 | 291 | #define OMAP4_RM_DSS_DEISS_CONTEXT_OFFSET 0x002c |
cdb54c44 | 292 | #define OMAP4430_RM_DSS_DEISS_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DSS_INST, 0x002c) |
c1294045 RN |
293 | |
294 | /* PRM.GFX_PRM register offsets */ | |
2339ea99 | 295 | #define OMAP4_PM_GFX_PWRSTCTRL_OFFSET 0x0000 |
cdb54c44 | 296 | #define OMAP4430_PM_GFX_PWRSTCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_GFX_INST, 0x0000) |
2339ea99 | 297 | #define OMAP4_PM_GFX_PWRSTST_OFFSET 0x0004 |
cdb54c44 | 298 | #define OMAP4430_PM_GFX_PWRSTST OMAP44XX_PRM_REGADDR(OMAP4430_PRM_GFX_INST, 0x0004) |
2339ea99 | 299 | #define OMAP4_RM_GFX_GFX_CONTEXT_OFFSET 0x0024 |
cdb54c44 | 300 | #define OMAP4430_RM_GFX_GFX_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_GFX_INST, 0x0024) |
c1294045 RN |
301 | |
302 | /* PRM.L3INIT_PRM register offsets */ | |
2339ea99 | 303 | #define OMAP4_PM_L3INIT_PWRSTCTRL_OFFSET 0x0000 |
cdb54c44 | 304 | #define OMAP4430_PM_L3INIT_PWRSTCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x0000) |
2339ea99 | 305 | #define OMAP4_PM_L3INIT_PWRSTST_OFFSET 0x0004 |
cdb54c44 | 306 | #define OMAP4430_PM_L3INIT_PWRSTST OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x0004) |
2339ea99 | 307 | #define OMAP4_PM_L3INIT_MMC1_WKDEP_OFFSET 0x0028 |
cdb54c44 | 308 | #define OMAP4430_PM_L3INIT_MMC1_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x0028) |
2339ea99 | 309 | #define OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET 0x002c |
cdb54c44 | 310 | #define OMAP4430_RM_L3INIT_MMC1_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x002c) |
2339ea99 | 311 | #define OMAP4_PM_L3INIT_MMC2_WKDEP_OFFSET 0x0030 |
cdb54c44 | 312 | #define OMAP4430_PM_L3INIT_MMC2_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x0030) |
2339ea99 | 313 | #define OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET 0x0034 |
cdb54c44 | 314 | #define OMAP4430_RM_L3INIT_MMC2_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x0034) |
2339ea99 | 315 | #define OMAP4_PM_L3INIT_HSI_WKDEP_OFFSET 0x0038 |
cdb54c44 | 316 | #define OMAP4430_PM_L3INIT_HSI_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x0038) |
2339ea99 | 317 | #define OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET 0x003c |
cdb54c44 | 318 | #define OMAP4430_RM_L3INIT_HSI_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x003c) |
2339ea99 | 319 | #define OMAP4_PM_L3INIT_UNIPRO1_WKDEP_OFFSET 0x0040 |
cdb54c44 | 320 | #define OMAP4430_PM_L3INIT_UNIPRO1_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x0040) |
2339ea99 | 321 | #define OMAP4_RM_L3INIT_UNIPRO1_CONTEXT_OFFSET 0x0044 |
cdb54c44 | 322 | #define OMAP4430_RM_L3INIT_UNIPRO1_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x0044) |
2339ea99 | 323 | #define OMAP4_PM_L3INIT_USB_HOST_WKDEP_OFFSET 0x0058 |
cdb54c44 | 324 | #define OMAP4430_PM_L3INIT_USB_HOST_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x0058) |
2339ea99 | 325 | #define OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET 0x005c |
cdb54c44 | 326 | #define OMAP4430_RM_L3INIT_USB_HOST_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x005c) |
2339ea99 | 327 | #define OMAP4_PM_L3INIT_USB_OTG_WKDEP_OFFSET 0x0060 |
cdb54c44 | 328 | #define OMAP4430_PM_L3INIT_USB_OTG_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x0060) |
2339ea99 | 329 | #define OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET 0x0064 |
cdb54c44 | 330 | #define OMAP4430_RM_L3INIT_USB_OTG_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x0064) |
2339ea99 | 331 | #define OMAP4_PM_L3INIT_USB_TLL_WKDEP_OFFSET 0x0068 |
cdb54c44 | 332 | #define OMAP4430_PM_L3INIT_USB_TLL_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x0068) |
2339ea99 | 333 | #define OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET 0x006c |
cdb54c44 | 334 | #define OMAP4430_RM_L3INIT_USB_TLL_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x006c) |
2339ea99 | 335 | #define OMAP4_RM_L3INIT_P1500_CONTEXT_OFFSET 0x007c |
cdb54c44 | 336 | #define OMAP4430_RM_L3INIT_P1500_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x007c) |
2339ea99 | 337 | #define OMAP4_RM_L3INIT_EMAC_CONTEXT_OFFSET 0x0084 |
cdb54c44 | 338 | #define OMAP4430_RM_L3INIT_EMAC_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x0084) |
2339ea99 | 339 | #define OMAP4_PM_L3INIT_SATA_WKDEP_OFFSET 0x0088 |
cdb54c44 | 340 | #define OMAP4430_PM_L3INIT_SATA_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x0088) |
2339ea99 | 341 | #define OMAP4_RM_L3INIT_SATA_CONTEXT_OFFSET 0x008c |
cdb54c44 | 342 | #define OMAP4430_RM_L3INIT_SATA_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x008c) |
2339ea99 | 343 | #define OMAP4_RM_L3INIT_TPPSS_CONTEXT_OFFSET 0x0094 |
cdb54c44 | 344 | #define OMAP4430_RM_L3INIT_TPPSS_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x0094) |
2339ea99 | 345 | #define OMAP4_PM_L3INIT_PCIESS_WKDEP_OFFSET 0x0098 |
cdb54c44 | 346 | #define OMAP4430_PM_L3INIT_PCIESS_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x0098) |
2339ea99 | 347 | #define OMAP4_RM_L3INIT_PCIESS_CONTEXT_OFFSET 0x009c |
cdb54c44 | 348 | #define OMAP4430_RM_L3INIT_PCIESS_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x009c) |
2339ea99 | 349 | #define OMAP4_RM_L3INIT_CCPTX_CONTEXT_OFFSET 0x00ac |
cdb54c44 | 350 | #define OMAP4430_RM_L3INIT_CCPTX_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x00ac) |
2339ea99 | 351 | #define OMAP4_PM_L3INIT_XHPI_WKDEP_OFFSET 0x00c0 |
cdb54c44 | 352 | #define OMAP4430_PM_L3INIT_XHPI_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x00c0) |
2339ea99 | 353 | #define OMAP4_RM_L3INIT_XHPI_CONTEXT_OFFSET 0x00c4 |
cdb54c44 | 354 | #define OMAP4430_RM_L3INIT_XHPI_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x00c4) |
2339ea99 | 355 | #define OMAP4_PM_L3INIT_MMC6_WKDEP_OFFSET 0x00c8 |
cdb54c44 | 356 | #define OMAP4430_PM_L3INIT_MMC6_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x00c8) |
2339ea99 | 357 | #define OMAP4_RM_L3INIT_MMC6_CONTEXT_OFFSET 0x00cc |
cdb54c44 | 358 | #define OMAP4430_RM_L3INIT_MMC6_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x00cc) |
2339ea99 | 359 | #define OMAP4_PM_L3INIT_USB_HOST_FS_WKDEP_OFFSET 0x00d0 |
cdb54c44 | 360 | #define OMAP4430_PM_L3INIT_USB_HOST_FS_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x00d0) |
2339ea99 | 361 | #define OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET 0x00d4 |
cdb54c44 | 362 | #define OMAP4430_RM_L3INIT_USB_HOST_FS_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x00d4) |
2339ea99 | 363 | #define OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET 0x00e4 |
cdb54c44 | 364 | #define OMAP4430_RM_L3INIT_USBPHYOCP2SCP_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L3INIT_INST, 0x00e4) |
c1294045 RN |
365 | |
366 | /* PRM.L4PER_PRM register offsets */ | |
2339ea99 | 367 | #define OMAP4_PM_L4PER_PWRSTCTRL_OFFSET 0x0000 |
cdb54c44 | 368 | #define OMAP4430_PM_L4PER_PWRSTCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0000) |
2339ea99 | 369 | #define OMAP4_PM_L4PER_PWRSTST_OFFSET 0x0004 |
cdb54c44 | 370 | #define OMAP4430_PM_L4PER_PWRSTST OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0004) |
2339ea99 | 371 | #define OMAP4_RM_L4PER_ADC_CONTEXT_OFFSET 0x0024 |
cdb54c44 | 372 | #define OMAP4430_RM_L4PER_ADC_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0024) |
2339ea99 | 373 | #define OMAP4_PM_L4PER_DMTIMER10_WKDEP_OFFSET 0x0028 |
cdb54c44 | 374 | #define OMAP4430_PM_L4PER_DMTIMER10_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0028) |
2339ea99 | 375 | #define OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET 0x002c |
cdb54c44 | 376 | #define OMAP4430_RM_L4PER_DMTIMER10_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x002c) |
2339ea99 | 377 | #define OMAP4_PM_L4PER_DMTIMER11_WKDEP_OFFSET 0x0030 |
cdb54c44 | 378 | #define OMAP4430_PM_L4PER_DMTIMER11_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0030) |
2339ea99 | 379 | #define OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET 0x0034 |
cdb54c44 | 380 | #define OMAP4430_RM_L4PER_DMTIMER11_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0034) |
2339ea99 | 381 | #define OMAP4_PM_L4PER_DMTIMER2_WKDEP_OFFSET 0x0038 |
cdb54c44 | 382 | #define OMAP4430_PM_L4PER_DMTIMER2_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0038) |
2339ea99 | 383 | #define OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET 0x003c |
cdb54c44 | 384 | #define OMAP4430_RM_L4PER_DMTIMER2_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x003c) |
2339ea99 | 385 | #define OMAP4_PM_L4PER_DMTIMER3_WKDEP_OFFSET 0x0040 |
cdb54c44 | 386 | #define OMAP4430_PM_L4PER_DMTIMER3_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0040) |
2339ea99 | 387 | #define OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET 0x0044 |
cdb54c44 | 388 | #define OMAP4430_RM_L4PER_DMTIMER3_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0044) |
2339ea99 | 389 | #define OMAP4_PM_L4PER_DMTIMER4_WKDEP_OFFSET 0x0048 |
cdb54c44 | 390 | #define OMAP4430_PM_L4PER_DMTIMER4_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0048) |
2339ea99 | 391 | #define OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET 0x004c |
cdb54c44 | 392 | #define OMAP4430_RM_L4PER_DMTIMER4_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x004c) |
2339ea99 | 393 | #define OMAP4_PM_L4PER_DMTIMER9_WKDEP_OFFSET 0x0050 |
cdb54c44 | 394 | #define OMAP4430_PM_L4PER_DMTIMER9_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0050) |
2339ea99 | 395 | #define OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET 0x0054 |
cdb54c44 | 396 | #define OMAP4430_RM_L4PER_DMTIMER9_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0054) |
2339ea99 | 397 | #define OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET 0x005c |
cdb54c44 | 398 | #define OMAP4430_RM_L4PER_ELM_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x005c) |
2339ea99 | 399 | #define OMAP4_PM_L4PER_GPIO2_WKDEP_OFFSET 0x0060 |
cdb54c44 | 400 | #define OMAP4430_PM_L4PER_GPIO2_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0060) |
2339ea99 | 401 | #define OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET 0x0064 |
cdb54c44 | 402 | #define OMAP4430_RM_L4PER_GPIO2_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0064) |
2339ea99 | 403 | #define OMAP4_PM_L4PER_GPIO3_WKDEP_OFFSET 0x0068 |
cdb54c44 | 404 | #define OMAP4430_PM_L4PER_GPIO3_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0068) |
2339ea99 | 405 | #define OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET 0x006c |
cdb54c44 | 406 | #define OMAP4430_RM_L4PER_GPIO3_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x006c) |
2339ea99 | 407 | #define OMAP4_PM_L4PER_GPIO4_WKDEP_OFFSET 0x0070 |
cdb54c44 | 408 | #define OMAP4430_PM_L4PER_GPIO4_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0070) |
2339ea99 | 409 | #define OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET 0x0074 |
cdb54c44 | 410 | #define OMAP4430_RM_L4PER_GPIO4_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0074) |
2339ea99 | 411 | #define OMAP4_PM_L4PER_GPIO5_WKDEP_OFFSET 0x0078 |
cdb54c44 | 412 | #define OMAP4430_PM_L4PER_GPIO5_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0078) |
2339ea99 | 413 | #define OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET 0x007c |
cdb54c44 | 414 | #define OMAP4430_RM_L4PER_GPIO5_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x007c) |
2339ea99 | 415 | #define OMAP4_PM_L4PER_GPIO6_WKDEP_OFFSET 0x0080 |
cdb54c44 | 416 | #define OMAP4430_PM_L4PER_GPIO6_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0080) |
2339ea99 | 417 | #define OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET 0x0084 |
cdb54c44 | 418 | #define OMAP4430_RM_L4PER_GPIO6_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0084) |
2339ea99 | 419 | #define OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET 0x008c |
cdb54c44 | 420 | #define OMAP4430_RM_L4PER_HDQ1W_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x008c) |
2339ea99 | 421 | #define OMAP4_PM_L4PER_HECC1_WKDEP_OFFSET 0x0090 |
cdb54c44 | 422 | #define OMAP4430_PM_L4PER_HECC1_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0090) |
2339ea99 | 423 | #define OMAP4_RM_L4PER_HECC1_CONTEXT_OFFSET 0x0094 |
cdb54c44 | 424 | #define OMAP4430_RM_L4PER_HECC1_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0094) |
2339ea99 | 425 | #define OMAP4_PM_L4PER_HECC2_WKDEP_OFFSET 0x0098 |
cdb54c44 | 426 | #define OMAP4430_PM_L4PER_HECC2_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0098) |
2339ea99 | 427 | #define OMAP4_RM_L4PER_HECC2_CONTEXT_OFFSET 0x009c |
cdb54c44 | 428 | #define OMAP4430_RM_L4PER_HECC2_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x009c) |
2339ea99 | 429 | #define OMAP4_PM_L4PER_I2C1_WKDEP_OFFSET 0x00a0 |
cdb54c44 | 430 | #define OMAP4430_PM_L4PER_I2C1_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x00a0) |
2339ea99 | 431 | #define OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET 0x00a4 |
cdb54c44 | 432 | #define OMAP4430_RM_L4PER_I2C1_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x00a4) |
2339ea99 | 433 | #define OMAP4_PM_L4PER_I2C2_WKDEP_OFFSET 0x00a8 |
cdb54c44 | 434 | #define OMAP4430_PM_L4PER_I2C2_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x00a8) |
2339ea99 | 435 | #define OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET 0x00ac |
cdb54c44 | 436 | #define OMAP4430_RM_L4PER_I2C2_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x00ac) |
2339ea99 | 437 | #define OMAP4_PM_L4PER_I2C3_WKDEP_OFFSET 0x00b0 |
cdb54c44 | 438 | #define OMAP4430_PM_L4PER_I2C3_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x00b0) |
2339ea99 | 439 | #define OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET 0x00b4 |
cdb54c44 | 440 | #define OMAP4430_RM_L4PER_I2C3_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x00b4) |
2339ea99 | 441 | #define OMAP4_PM_L4PER_I2C4_WKDEP_OFFSET 0x00b8 |
cdb54c44 | 442 | #define OMAP4430_PM_L4PER_I2C4_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x00b8) |
2339ea99 | 443 | #define OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET 0x00bc |
cdb54c44 | 444 | #define OMAP4430_RM_L4PER_I2C4_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x00bc) |
2339ea99 | 445 | #define OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET 0x00c0 |
cdb54c44 | 446 | #define OMAP4430_RM_L4PER_L4_PER_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x00c0) |
2339ea99 | 447 | #define OMAP4_PM_L4PER_MCASP2_WKDEP_OFFSET 0x00d0 |
cdb54c44 | 448 | #define OMAP4430_PM_L4PER_MCASP2_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x00d0) |
2339ea99 | 449 | #define OMAP4_RM_L4PER_MCASP2_CONTEXT_OFFSET 0x00d4 |
cdb54c44 | 450 | #define OMAP4430_RM_L4PER_MCASP2_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x00d4) |
2339ea99 | 451 | #define OMAP4_PM_L4PER_MCASP3_WKDEP_OFFSET 0x00d8 |
cdb54c44 | 452 | #define OMAP4430_PM_L4PER_MCASP3_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x00d8) |
2339ea99 | 453 | #define OMAP4_RM_L4PER_MCASP3_CONTEXT_OFFSET 0x00dc |
cdb54c44 | 454 | #define OMAP4430_RM_L4PER_MCASP3_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x00dc) |
2339ea99 | 455 | #define OMAP4_PM_L4PER_MCBSP4_WKDEP_OFFSET 0x00e0 |
cdb54c44 | 456 | #define OMAP4430_PM_L4PER_MCBSP4_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x00e0) |
2339ea99 | 457 | #define OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET 0x00e4 |
cdb54c44 | 458 | #define OMAP4430_RM_L4PER_MCBSP4_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x00e4) |
2339ea99 | 459 | #define OMAP4_RM_L4PER_MGATE_CONTEXT_OFFSET 0x00ec |
cdb54c44 | 460 | #define OMAP4430_RM_L4PER_MGATE_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x00ec) |
2339ea99 | 461 | #define OMAP4_PM_L4PER_MCSPI1_WKDEP_OFFSET 0x00f0 |
cdb54c44 | 462 | #define OMAP4430_PM_L4PER_MCSPI1_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x00f0) |
2339ea99 | 463 | #define OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET 0x00f4 |
cdb54c44 | 464 | #define OMAP4430_RM_L4PER_MCSPI1_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x00f4) |
2339ea99 | 465 | #define OMAP4_PM_L4PER_MCSPI2_WKDEP_OFFSET 0x00f8 |
cdb54c44 | 466 | #define OMAP4430_PM_L4PER_MCSPI2_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x00f8) |
2339ea99 | 467 | #define OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET 0x00fc |
cdb54c44 | 468 | #define OMAP4430_RM_L4PER_MCSPI2_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x00fc) |
2339ea99 | 469 | #define OMAP4_PM_L4PER_MCSPI3_WKDEP_OFFSET 0x0100 |
cdb54c44 | 470 | #define OMAP4430_PM_L4PER_MCSPI3_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0100) |
2339ea99 | 471 | #define OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET 0x0104 |
cdb54c44 | 472 | #define OMAP4430_RM_L4PER_MCSPI3_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0104) |
2339ea99 | 473 | #define OMAP4_PM_L4PER_MCSPI4_WKDEP_OFFSET 0x0108 |
cdb54c44 | 474 | #define OMAP4430_PM_L4PER_MCSPI4_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0108) |
2339ea99 | 475 | #define OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET 0x010c |
cdb54c44 | 476 | #define OMAP4430_RM_L4PER_MCSPI4_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x010c) |
2339ea99 | 477 | #define OMAP4_PM_L4PER_MMCSD3_WKDEP_OFFSET 0x0120 |
cdb54c44 | 478 | #define OMAP4430_PM_L4PER_MMCSD3_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0120) |
2339ea99 | 479 | #define OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET 0x0124 |
cdb54c44 | 480 | #define OMAP4430_RM_L4PER_MMCSD3_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0124) |
2339ea99 | 481 | #define OMAP4_PM_L4PER_MMCSD4_WKDEP_OFFSET 0x0128 |
cdb54c44 | 482 | #define OMAP4430_PM_L4PER_MMCSD4_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0128) |
2339ea99 | 483 | #define OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET 0x012c |
cdb54c44 | 484 | #define OMAP4430_RM_L4PER_MMCSD4_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x012c) |
2339ea99 | 485 | #define OMAP4_RM_L4PER_MSPROHG_CONTEXT_OFFSET 0x0134 |
cdb54c44 | 486 | #define OMAP4430_RM_L4PER_MSPROHG_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0134) |
2339ea99 | 487 | #define OMAP4_PM_L4PER_SLIMBUS2_WKDEP_OFFSET 0x0138 |
cdb54c44 | 488 | #define OMAP4430_PM_L4PER_SLIMBUS2_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0138) |
2339ea99 | 489 | #define OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET 0x013c |
cdb54c44 | 490 | #define OMAP4430_RM_L4PER_SLIMBUS2_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x013c) |
2339ea99 | 491 | #define OMAP4_PM_L4PER_UART1_WKDEP_OFFSET 0x0140 |
cdb54c44 | 492 | #define OMAP4430_PM_L4PER_UART1_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0140) |
2339ea99 | 493 | #define OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET 0x0144 |
cdb54c44 | 494 | #define OMAP4430_RM_L4PER_UART1_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0144) |
2339ea99 | 495 | #define OMAP4_PM_L4PER_UART2_WKDEP_OFFSET 0x0148 |
cdb54c44 | 496 | #define OMAP4430_PM_L4PER_UART2_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0148) |
2339ea99 | 497 | #define OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET 0x014c |
cdb54c44 | 498 | #define OMAP4430_RM_L4PER_UART2_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x014c) |
2339ea99 | 499 | #define OMAP4_PM_L4PER_UART3_WKDEP_OFFSET 0x0150 |
cdb54c44 | 500 | #define OMAP4430_PM_L4PER_UART3_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0150) |
2339ea99 | 501 | #define OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET 0x0154 |
cdb54c44 | 502 | #define OMAP4430_RM_L4PER_UART3_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0154) |
2339ea99 | 503 | #define OMAP4_PM_L4PER_UART4_WKDEP_OFFSET 0x0158 |
cdb54c44 | 504 | #define OMAP4430_PM_L4PER_UART4_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0158) |
2339ea99 | 505 | #define OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET 0x015c |
cdb54c44 | 506 | #define OMAP4430_RM_L4PER_UART4_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x015c) |
2339ea99 | 507 | #define OMAP4_PM_L4PER_MMCSD5_WKDEP_OFFSET 0x0160 |
cdb54c44 | 508 | #define OMAP4430_PM_L4PER_MMCSD5_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0160) |
2339ea99 | 509 | #define OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET 0x0164 |
cdb54c44 | 510 | #define OMAP4430_RM_L4PER_MMCSD5_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0164) |
2339ea99 | 511 | #define OMAP4_PM_L4PER_I2C5_WKDEP_OFFSET 0x0168 |
cdb54c44 | 512 | #define OMAP4430_PM_L4PER_I2C5_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x0168) |
2339ea99 | 513 | #define OMAP4_RM_L4PER_I2C5_CONTEXT_OFFSET 0x016c |
cdb54c44 | 514 | #define OMAP4430_RM_L4PER_I2C5_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x016c) |
2339ea99 | 515 | #define OMAP4_RM_L4SEC_AES1_CONTEXT_OFFSET 0x01a4 |
cdb54c44 | 516 | #define OMAP4430_RM_L4SEC_AES1_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x01a4) |
2339ea99 | 517 | #define OMAP4_RM_L4SEC_AES2_CONTEXT_OFFSET 0x01ac |
cdb54c44 | 518 | #define OMAP4430_RM_L4SEC_AES2_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x01ac) |
2339ea99 | 519 | #define OMAP4_RM_L4SEC_DES3DES_CONTEXT_OFFSET 0x01b4 |
cdb54c44 | 520 | #define OMAP4430_RM_L4SEC_DES3DES_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x01b4) |
2339ea99 | 521 | #define OMAP4_RM_L4SEC_PKAEIP29_CONTEXT_OFFSET 0x01bc |
cdb54c44 | 522 | #define OMAP4430_RM_L4SEC_PKAEIP29_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x01bc) |
2339ea99 | 523 | #define OMAP4_RM_L4SEC_RNG_CONTEXT_OFFSET 0x01c4 |
cdb54c44 | 524 | #define OMAP4430_RM_L4SEC_RNG_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x01c4) |
2339ea99 | 525 | #define OMAP4_RM_L4SEC_SHA2MD51_CONTEXT_OFFSET 0x01cc |
cdb54c44 | 526 | #define OMAP4430_RM_L4SEC_SHA2MD51_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x01cc) |
2339ea99 | 527 | #define OMAP4_RM_L4SEC_CRYPTODMA_CONTEXT_OFFSET 0x01dc |
cdb54c44 | 528 | #define OMAP4430_RM_L4SEC_CRYPTODMA_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_L4PER_INST, 0x01dc) |
c1294045 RN |
529 | |
530 | /* PRM.CEFUSE_PRM register offsets */ | |
2339ea99 | 531 | #define OMAP4_PM_CEFUSE_PWRSTCTRL_OFFSET 0x0000 |
cdb54c44 | 532 | #define OMAP4430_PM_CEFUSE_PWRSTCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CEFUSE_INST, 0x0000) |
2339ea99 | 533 | #define OMAP4_PM_CEFUSE_PWRSTST_OFFSET 0x0004 |
cdb54c44 | 534 | #define OMAP4430_PM_CEFUSE_PWRSTST OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CEFUSE_INST, 0x0004) |
2339ea99 | 535 | #define OMAP4_RM_CEFUSE_CEFUSE_CONTEXT_OFFSET 0x0024 |
cdb54c44 | 536 | #define OMAP4430_RM_CEFUSE_CEFUSE_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_CEFUSE_INST, 0x0024) |
c1294045 RN |
537 | |
538 | /* PRM.WKUP_PRM register offsets */ | |
2339ea99 | 539 | #define OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET 0x0024 |
cdb54c44 | 540 | #define OMAP4430_RM_WKUP_L4WKUP_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x0024) |
2339ea99 | 541 | #define OMAP4_RM_WKUP_WDT1_CONTEXT_OFFSET 0x002c |
cdb54c44 | 542 | #define OMAP4430_RM_WKUP_WDT1_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x002c) |
2339ea99 | 543 | #define OMAP4_PM_WKUP_WDT2_WKDEP_OFFSET 0x0030 |
cdb54c44 | 544 | #define OMAP4430_PM_WKUP_WDT2_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x0030) |
2339ea99 | 545 | #define OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET 0x0034 |
cdb54c44 | 546 | #define OMAP4430_RM_WKUP_WDT2_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x0034) |
2339ea99 | 547 | #define OMAP4_PM_WKUP_GPIO1_WKDEP_OFFSET 0x0038 |
cdb54c44 | 548 | #define OMAP4430_PM_WKUP_GPIO1_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x0038) |
2339ea99 | 549 | #define OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET 0x003c |
cdb54c44 | 550 | #define OMAP4430_RM_WKUP_GPIO1_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x003c) |
2339ea99 | 551 | #define OMAP4_PM_WKUP_TIMER1_WKDEP_OFFSET 0x0040 |
cdb54c44 | 552 | #define OMAP4430_PM_WKUP_TIMER1_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x0040) |
2339ea99 | 553 | #define OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET 0x0044 |
cdb54c44 | 554 | #define OMAP4430_RM_WKUP_TIMER1_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x0044) |
2339ea99 | 555 | #define OMAP4_PM_WKUP_TIMER12_WKDEP_OFFSET 0x0048 |
cdb54c44 | 556 | #define OMAP4430_PM_WKUP_TIMER12_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x0048) |
2339ea99 | 557 | #define OMAP4_RM_WKUP_TIMER12_CONTEXT_OFFSET 0x004c |
cdb54c44 | 558 | #define OMAP4430_RM_WKUP_TIMER12_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x004c) |
2339ea99 | 559 | #define OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET 0x0054 |
cdb54c44 | 560 | #define OMAP4430_RM_WKUP_SYNCTIMER_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x0054) |
2339ea99 | 561 | #define OMAP4_PM_WKUP_USIM_WKDEP_OFFSET 0x0058 |
cdb54c44 | 562 | #define OMAP4430_PM_WKUP_USIM_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x0058) |
2339ea99 | 563 | #define OMAP4_RM_WKUP_USIM_CONTEXT_OFFSET 0x005c |
cdb54c44 | 564 | #define OMAP4430_RM_WKUP_USIM_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x005c) |
2339ea99 | 565 | #define OMAP4_RM_WKUP_SARRAM_CONTEXT_OFFSET 0x0064 |
cdb54c44 | 566 | #define OMAP4430_RM_WKUP_SARRAM_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x0064) |
2339ea99 | 567 | #define OMAP4_PM_WKUP_KEYBOARD_WKDEP_OFFSET 0x0078 |
cdb54c44 | 568 | #define OMAP4430_PM_WKUP_KEYBOARD_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x0078) |
2339ea99 | 569 | #define OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET 0x007c |
cdb54c44 | 570 | #define OMAP4430_RM_WKUP_KEYBOARD_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x007c) |
2339ea99 | 571 | #define OMAP4_PM_WKUP_RTC_WKDEP_OFFSET 0x0080 |
cdb54c44 | 572 | #define OMAP4430_PM_WKUP_RTC_WKDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x0080) |
2339ea99 | 573 | #define OMAP4_RM_WKUP_RTC_CONTEXT_OFFSET 0x0084 |
cdb54c44 | 574 | #define OMAP4430_RM_WKUP_RTC_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_INST, 0x0084) |
c1294045 RN |
575 | |
576 | /* PRM.WKUP_CM register offsets */ | |
2339ea99 | 577 | #define OMAP4_CM_WKUP_CLKSTCTRL_OFFSET 0x0000 |
cdb54c44 | 578 | #define OMAP4430_CM_WKUP_CLKSTCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0000) |
2339ea99 | 579 | #define OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET 0x0020 |
cdb54c44 | 580 | #define OMAP4430_CM_WKUP_L4WKUP_CLKCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0020) |
2339ea99 | 581 | #define OMAP4_CM_WKUP_WDT1_CLKCTRL_OFFSET 0x0028 |
cdb54c44 | 582 | #define OMAP4430_CM_WKUP_WDT1_CLKCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0028) |
2339ea99 | 583 | #define OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET 0x0030 |
cdb54c44 | 584 | #define OMAP4430_CM_WKUP_WDT2_CLKCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0030) |
2339ea99 | 585 | #define OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET 0x0038 |
cdb54c44 | 586 | #define OMAP4430_CM_WKUP_GPIO1_CLKCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0038) |
2339ea99 | 587 | #define OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET 0x0040 |
cdb54c44 | 588 | #define OMAP4430_CM_WKUP_TIMER1_CLKCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0040) |
2339ea99 | 589 | #define OMAP4_CM_WKUP_TIMER12_CLKCTRL_OFFSET 0x0048 |
cdb54c44 | 590 | #define OMAP4430_CM_WKUP_TIMER12_CLKCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0048) |
2339ea99 | 591 | #define OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET 0x0050 |
cdb54c44 | 592 | #define OMAP4430_CM_WKUP_SYNCTIMER_CLKCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0050) |
2339ea99 | 593 | #define OMAP4_CM_WKUP_USIM_CLKCTRL_OFFSET 0x0058 |
cdb54c44 | 594 | #define OMAP4430_CM_WKUP_USIM_CLKCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0058) |
2339ea99 | 595 | #define OMAP4_CM_WKUP_SARRAM_CLKCTRL_OFFSET 0x0060 |
cdb54c44 | 596 | #define OMAP4430_CM_WKUP_SARRAM_CLKCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0060) |
2339ea99 | 597 | #define OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET 0x0078 |
cdb54c44 | 598 | #define OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0078) |
2339ea99 | 599 | #define OMAP4_CM_WKUP_RTC_CLKCTRL_OFFSET 0x0080 |
cdb54c44 | 600 | #define OMAP4430_CM_WKUP_RTC_CLKCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0080) |
2339ea99 | 601 | #define OMAP4_CM_WKUP_BANDGAP_CLKCTRL_OFFSET 0x0088 |
cdb54c44 | 602 | #define OMAP4430_CM_WKUP_BANDGAP_CLKCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_WKUP_CM_INST, 0x0088) |
c1294045 RN |
603 | |
604 | /* PRM.EMU_PRM register offsets */ | |
2339ea99 | 605 | #define OMAP4_PM_EMU_PWRSTCTRL_OFFSET 0x0000 |
cdb54c44 | 606 | #define OMAP4430_PM_EMU_PWRSTCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_EMU_INST, 0x0000) |
2339ea99 | 607 | #define OMAP4_PM_EMU_PWRSTST_OFFSET 0x0004 |
cdb54c44 | 608 | #define OMAP4430_PM_EMU_PWRSTST OMAP44XX_PRM_REGADDR(OMAP4430_PRM_EMU_INST, 0x0004) |
2339ea99 | 609 | #define OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET 0x0024 |
cdb54c44 | 610 | #define OMAP4430_RM_EMU_DEBUGSS_CONTEXT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_EMU_INST, 0x0024) |
c1294045 RN |
611 | |
612 | /* PRM.EMU_CM register offsets */ | |
2339ea99 | 613 | #define OMAP4_CM_EMU_CLKSTCTRL_OFFSET 0x0000 |
cdb54c44 | 614 | #define OMAP4430_CM_EMU_CLKSTCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_EMU_CM_INST, 0x0000) |
2339ea99 | 615 | #define OMAP4_CM_EMU_DYNAMICDEP_OFFSET 0x0008 |
cdb54c44 | 616 | #define OMAP4430_CM_EMU_DYNAMICDEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_EMU_CM_INST, 0x0008) |
2339ea99 | 617 | #define OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET 0x0020 |
cdb54c44 | 618 | #define OMAP4430_CM_EMU_DEBUGSS_CLKCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_EMU_CM_INST, 0x0020) |
c1294045 RN |
619 | |
620 | /* PRM.DEVICE_PRM register offsets */ | |
2339ea99 | 621 | #define OMAP4_PRM_RSTCTRL_OFFSET 0x0000 |
cdb54c44 | 622 | #define OMAP4430_PRM_RSTCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0000) |
2339ea99 | 623 | #define OMAP4_PRM_RSTST_OFFSET 0x0004 |
cdb54c44 | 624 | #define OMAP4430_PRM_RSTST OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0004) |
2339ea99 | 625 | #define OMAP4_PRM_RSTTIME_OFFSET 0x0008 |
cdb54c44 | 626 | #define OMAP4430_PRM_RSTTIME OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0008) |
2339ea99 | 627 | #define OMAP4_PRM_CLKREQCTRL_OFFSET 0x000c |
cdb54c44 | 628 | #define OMAP4430_PRM_CLKREQCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x000c) |
2339ea99 | 629 | #define OMAP4_PRM_VOLTCTRL_OFFSET 0x0010 |
cdb54c44 | 630 | #define OMAP4430_PRM_VOLTCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0010) |
2339ea99 | 631 | #define OMAP4_PRM_PWRREQCTRL_OFFSET 0x0014 |
cdb54c44 | 632 | #define OMAP4430_PRM_PWRREQCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0014) |
2339ea99 | 633 | #define OMAP4_PRM_PSCON_COUNT_OFFSET 0x0018 |
cdb54c44 | 634 | #define OMAP4430_PRM_PSCON_COUNT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0018) |
2339ea99 | 635 | #define OMAP4_PRM_IO_COUNT_OFFSET 0x001c |
cdb54c44 | 636 | #define OMAP4430_PRM_IO_COUNT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x001c) |
2339ea99 | 637 | #define OMAP4_PRM_IO_PMCTRL_OFFSET 0x0020 |
cdb54c44 | 638 | #define OMAP4430_PRM_IO_PMCTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0020) |
2339ea99 | 639 | #define OMAP4_PRM_VOLTSETUP_WARMRESET_OFFSET 0x0024 |
cdb54c44 | 640 | #define OMAP4430_PRM_VOLTSETUP_WARMRESET OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0024) |
2339ea99 | 641 | #define OMAP4_PRM_VOLTSETUP_CORE_OFF_OFFSET 0x0028 |
cdb54c44 | 642 | #define OMAP4430_PRM_VOLTSETUP_CORE_OFF OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0028) |
2339ea99 | 643 | #define OMAP4_PRM_VOLTSETUP_MPU_OFF_OFFSET 0x002c |
cdb54c44 | 644 | #define OMAP4430_PRM_VOLTSETUP_MPU_OFF OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x002c) |
2339ea99 | 645 | #define OMAP4_PRM_VOLTSETUP_IVA_OFF_OFFSET 0x0030 |
cdb54c44 | 646 | #define OMAP4430_PRM_VOLTSETUP_IVA_OFF OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0030) |
2339ea99 | 647 | #define OMAP4_PRM_VOLTSETUP_CORE_RET_SLEEP_OFFSET 0x0034 |
cdb54c44 | 648 | #define OMAP4430_PRM_VOLTSETUP_CORE_RET_SLEEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0034) |
2339ea99 | 649 | #define OMAP4_PRM_VOLTSETUP_MPU_RET_SLEEP_OFFSET 0x0038 |
cdb54c44 | 650 | #define OMAP4430_PRM_VOLTSETUP_MPU_RET_SLEEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0038) |
2339ea99 | 651 | #define OMAP4_PRM_VOLTSETUP_IVA_RET_SLEEP_OFFSET 0x003c |
cdb54c44 | 652 | #define OMAP4430_PRM_VOLTSETUP_IVA_RET_SLEEP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x003c) |
2339ea99 | 653 | #define OMAP4_PRM_VP_CORE_CONFIG_OFFSET 0x0040 |
cdb54c44 | 654 | #define OMAP4430_PRM_VP_CORE_CONFIG OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0040) |
2339ea99 | 655 | #define OMAP4_PRM_VP_CORE_STATUS_OFFSET 0x0044 |
cdb54c44 | 656 | #define OMAP4430_PRM_VP_CORE_STATUS OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0044) |
2339ea99 | 657 | #define OMAP4_PRM_VP_CORE_VLIMITTO_OFFSET 0x0048 |
cdb54c44 | 658 | #define OMAP4430_PRM_VP_CORE_VLIMITTO OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0048) |
2339ea99 | 659 | #define OMAP4_PRM_VP_CORE_VOLTAGE_OFFSET 0x004c |
cdb54c44 | 660 | #define OMAP4430_PRM_VP_CORE_VOLTAGE OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x004c) |
2339ea99 | 661 | #define OMAP4_PRM_VP_CORE_VSTEPMAX_OFFSET 0x0050 |
cdb54c44 | 662 | #define OMAP4430_PRM_VP_CORE_VSTEPMAX OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0050) |
2339ea99 | 663 | #define OMAP4_PRM_VP_CORE_VSTEPMIN_OFFSET 0x0054 |
cdb54c44 | 664 | #define OMAP4430_PRM_VP_CORE_VSTEPMIN OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0054) |
2339ea99 | 665 | #define OMAP4_PRM_VP_MPU_CONFIG_OFFSET 0x0058 |
cdb54c44 | 666 | #define OMAP4430_PRM_VP_MPU_CONFIG OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0058) |
2339ea99 | 667 | #define OMAP4_PRM_VP_MPU_STATUS_OFFSET 0x005c |
cdb54c44 | 668 | #define OMAP4430_PRM_VP_MPU_STATUS OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x005c) |
2339ea99 | 669 | #define OMAP4_PRM_VP_MPU_VLIMITTO_OFFSET 0x0060 |
cdb54c44 | 670 | #define OMAP4430_PRM_VP_MPU_VLIMITTO OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0060) |
2339ea99 | 671 | #define OMAP4_PRM_VP_MPU_VOLTAGE_OFFSET 0x0064 |
cdb54c44 | 672 | #define OMAP4430_PRM_VP_MPU_VOLTAGE OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0064) |
2339ea99 | 673 | #define OMAP4_PRM_VP_MPU_VSTEPMAX_OFFSET 0x0068 |
cdb54c44 | 674 | #define OMAP4430_PRM_VP_MPU_VSTEPMAX OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0068) |
2339ea99 | 675 | #define OMAP4_PRM_VP_MPU_VSTEPMIN_OFFSET 0x006c |
cdb54c44 | 676 | #define OMAP4430_PRM_VP_MPU_VSTEPMIN OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x006c) |
2339ea99 | 677 | #define OMAP4_PRM_VP_IVA_CONFIG_OFFSET 0x0070 |
cdb54c44 | 678 | #define OMAP4430_PRM_VP_IVA_CONFIG OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0070) |
2339ea99 | 679 | #define OMAP4_PRM_VP_IVA_STATUS_OFFSET 0x0074 |
cdb54c44 | 680 | #define OMAP4430_PRM_VP_IVA_STATUS OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0074) |
2339ea99 | 681 | #define OMAP4_PRM_VP_IVA_VLIMITTO_OFFSET 0x0078 |
cdb54c44 | 682 | #define OMAP4430_PRM_VP_IVA_VLIMITTO OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0078) |
2339ea99 | 683 | #define OMAP4_PRM_VP_IVA_VOLTAGE_OFFSET 0x007c |
cdb54c44 | 684 | #define OMAP4430_PRM_VP_IVA_VOLTAGE OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x007c) |
2339ea99 | 685 | #define OMAP4_PRM_VP_IVA_VSTEPMAX_OFFSET 0x0080 |
cdb54c44 | 686 | #define OMAP4430_PRM_VP_IVA_VSTEPMAX OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0080) |
2339ea99 | 687 | #define OMAP4_PRM_VP_IVA_VSTEPMIN_OFFSET 0x0084 |
cdb54c44 | 688 | #define OMAP4430_PRM_VP_IVA_VSTEPMIN OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0084) |
2339ea99 | 689 | #define OMAP4_PRM_VC_SMPS_SA_OFFSET 0x0088 |
cdb54c44 | 690 | #define OMAP4430_PRM_VC_SMPS_SA OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0088) |
2339ea99 | 691 | #define OMAP4_PRM_VC_VAL_SMPS_RA_VOL_OFFSET 0x008c |
cdb54c44 | 692 | #define OMAP4430_PRM_VC_VAL_SMPS_RA_VOL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x008c) |
2339ea99 | 693 | #define OMAP4_PRM_VC_VAL_SMPS_RA_CMD_OFFSET 0x0090 |
cdb54c44 | 694 | #define OMAP4430_PRM_VC_VAL_SMPS_RA_CMD OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0090) |
2339ea99 | 695 | #define OMAP4_PRM_VC_VAL_CMD_VDD_CORE_L_OFFSET 0x0094 |
cdb54c44 | 696 | #define OMAP4430_PRM_VC_VAL_CMD_VDD_CORE_L OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0094) |
2339ea99 | 697 | #define OMAP4_PRM_VC_VAL_CMD_VDD_MPU_L_OFFSET 0x0098 |
cdb54c44 | 698 | #define OMAP4430_PRM_VC_VAL_CMD_VDD_MPU_L OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x0098) |
2339ea99 | 699 | #define OMAP4_PRM_VC_VAL_CMD_VDD_IVA_L_OFFSET 0x009c |
cdb54c44 | 700 | #define OMAP4430_PRM_VC_VAL_CMD_VDD_IVA_L OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x009c) |
2339ea99 | 701 | #define OMAP4_PRM_VC_VAL_BYPASS_OFFSET 0x00a0 |
cdb54c44 | 702 | #define OMAP4430_PRM_VC_VAL_BYPASS OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00a0) |
2339ea99 | 703 | #define OMAP4_PRM_VC_CFG_CHANNEL_OFFSET 0x00a4 |
cdb54c44 | 704 | #define OMAP4430_PRM_VC_CFG_CHANNEL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00a4) |
ad98a18b BC |
705 | #define OMAP4_PRM_VC_CFG_I2C_MODE_OFFSET 0x00a8 |
706 | #define OMAP4430_PRM_VC_CFG_I2C_MODE OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00a8) | |
2339ea99 | 707 | #define OMAP4_PRM_VC_CFG_I2C_CLK_OFFSET 0x00ac |
cdb54c44 | 708 | #define OMAP4430_PRM_VC_CFG_I2C_CLK OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00ac) |
2339ea99 | 709 | #define OMAP4_PRM_SRAM_COUNT_OFFSET 0x00b0 |
cdb54c44 | 710 | #define OMAP4430_PRM_SRAM_COUNT OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00b0) |
2339ea99 | 711 | #define OMAP4_PRM_SRAM_WKUP_SETUP_OFFSET 0x00b4 |
cdb54c44 | 712 | #define OMAP4430_PRM_SRAM_WKUP_SETUP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00b4) |
2339ea99 | 713 | #define OMAP4_PRM_LDO_SRAM_CORE_SETUP_OFFSET 0x00b8 |
cdb54c44 | 714 | #define OMAP4430_PRM_LDO_SRAM_CORE_SETUP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00b8) |
2339ea99 | 715 | #define OMAP4_PRM_LDO_SRAM_CORE_CTRL_OFFSET 0x00bc |
cdb54c44 | 716 | #define OMAP4430_PRM_LDO_SRAM_CORE_CTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00bc) |
2339ea99 | 717 | #define OMAP4_PRM_LDO_SRAM_MPU_SETUP_OFFSET 0x00c0 |
cdb54c44 | 718 | #define OMAP4430_PRM_LDO_SRAM_MPU_SETUP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00c0) |
2339ea99 | 719 | #define OMAP4_PRM_LDO_SRAM_MPU_CTRL_OFFSET 0x00c4 |
cdb54c44 | 720 | #define OMAP4430_PRM_LDO_SRAM_MPU_CTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00c4) |
2339ea99 | 721 | #define OMAP4_PRM_LDO_SRAM_IVA_SETUP_OFFSET 0x00c8 |
cdb54c44 | 722 | #define OMAP4430_PRM_LDO_SRAM_IVA_SETUP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00c8) |
2339ea99 | 723 | #define OMAP4_PRM_LDO_SRAM_IVA_CTRL_OFFSET 0x00cc |
cdb54c44 | 724 | #define OMAP4430_PRM_LDO_SRAM_IVA_CTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00cc) |
2339ea99 | 725 | #define OMAP4_PRM_LDO_ABB_MPU_SETUP_OFFSET 0x00d0 |
cdb54c44 | 726 | #define OMAP4430_PRM_LDO_ABB_MPU_SETUP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00d0) |
2339ea99 | 727 | #define OMAP4_PRM_LDO_ABB_MPU_CTRL_OFFSET 0x00d4 |
cdb54c44 | 728 | #define OMAP4430_PRM_LDO_ABB_MPU_CTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00d4) |
2339ea99 | 729 | #define OMAP4_PRM_LDO_ABB_IVA_SETUP_OFFSET 0x00d8 |
cdb54c44 | 730 | #define OMAP4430_PRM_LDO_ABB_IVA_SETUP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00d8) |
2339ea99 | 731 | #define OMAP4_PRM_LDO_ABB_IVA_CTRL_OFFSET 0x00dc |
cdb54c44 | 732 | #define OMAP4430_PRM_LDO_ABB_IVA_CTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00dc) |
fdd4f409 | 733 | #define OMAP4_PRM_LDO_BANDGAP_SETUP_OFFSET 0x00e0 |
cdb54c44 | 734 | #define OMAP4430_PRM_LDO_BANDGAP_SETUP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00e0) |
2339ea99 | 735 | #define OMAP4_PRM_DEVICE_OFF_CTRL_OFFSET 0x00e4 |
cdb54c44 | 736 | #define OMAP4430_PRM_DEVICE_OFF_CTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00e4) |
2339ea99 | 737 | #define OMAP4_PRM_PHASE1_CNDP_OFFSET 0x00e8 |
cdb54c44 | 738 | #define OMAP4430_PRM_PHASE1_CNDP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00e8) |
2339ea99 | 739 | #define OMAP4_PRM_PHASE2A_CNDP_OFFSET 0x00ec |
cdb54c44 | 740 | #define OMAP4430_PRM_PHASE2A_CNDP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00ec) |
2339ea99 | 741 | #define OMAP4_PRM_PHASE2B_CNDP_OFFSET 0x00f0 |
cdb54c44 | 742 | #define OMAP4430_PRM_PHASE2B_CNDP OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00f0) |
ad98a18b BC |
743 | #define OMAP4_PRM_MODEM_IF_CTRL_OFFSET 0x00f4 |
744 | #define OMAP4430_PRM_MODEM_IF_CTRL OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00f4) | |
fdd4f409 | 745 | #define OMAP4_PRM_VC_ERRST_OFFSET 0x00f8 |
cdb54c44 | 746 | #define OMAP4430_PRM_VC_ERRST OMAP44XX_PRM_REGADDR(OMAP4430_PRM_DEVICE_INST, 0x00f8) |
c1294045 | 747 | |
c1294045 | 748 | #endif |