ARM: OMAP: Remove unused old gpio-switch.h
[deliverable/linux.git] / arch / arm / mach-omap2 / sdrc.c
CommitLineData
f2ab9977
PW
1/*
2 * SMS/SDRC (SDRAM controller) common code for OMAP2/3
3 *
4 * Copyright (C) 2005, 2008 Texas Instruments Inc.
5 * Copyright (C) 2005, 2008 Nokia Corporation
6 *
7 * Tony Lindgren <tony@atomide.com>
8 * Paul Walmsley
9 * Richard Woodruff <r-woodruff2@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
87246b75 15#undef DEBUG
f2ab9977
PW
16
17#include <linux/module.h>
18#include <linux/kernel.h>
19#include <linux/device.h>
20#include <linux/list.h>
21#include <linux/errno.h>
22#include <linux/delay.h>
23#include <linux/clk.h>
24#include <linux/io.h>
25
4e65331c 26#include "common.h"
ce491cf8
TL
27#include <plat/clock.h>
28#include <plat/sram.h>
f2ab9977 29
ce491cf8 30#include <plat/sdrc.h>
f2ab9977
PW
31#include "sdrc.h"
32
58cda884 33static struct omap_sdrc_params *sdrc_init_params_cs0, *sdrc_init_params_cs1;
87246b75 34
f2ab9977
PW
35void __iomem *omap2_sdrc_base;
36void __iomem *omap2_sms_base;
37
8a917d2f
KJ
38struct omap2_sms_regs {
39 u32 sms_sysconfig;
40};
41
42static struct omap2_sms_regs sms_context;
43
98cfe5ab
PW
44/* SDRC_POWER register bits */
45#define SDRC_POWER_EXTCLKDIS_SHIFT 3
46#define SDRC_POWER_PWDENA_SHIFT 2
47#define SDRC_POWER_PAGEPOLICY_SHIFT 0
87246b75 48
8a917d2f
KJ
49/**
50 * omap2_sms_save_context - Save SMS registers
51 *
52 * Save SMS registers that need to be restored after off mode.
53 */
54void omap2_sms_save_context(void)
55{
56 sms_context.sms_sysconfig = sms_read_reg(SMS_SYSCONFIG);
57}
58
59/**
60 * omap2_sms_restore_context - Restore SMS registers
61 *
62 * Restore SMS registers that need to be Restored after off mode.
63 */
64void omap2_sms_restore_context(void)
65{
66 sms_write_reg(sms_context.sms_sysconfig, SMS_SYSCONFIG);
67}
68
87246b75
PW
69/**
70 * omap2_sdrc_get_params - return SDRC register values for a given clock rate
71 * @r: SDRC clock rate (in Hz)
58cda884
JP
72 * @sdrc_cs0: chip select 0 ram timings **
73 * @sdrc_cs1: chip select 1 ram timings **
87246b75
PW
74 *
75 * Return pre-calculated values for the SDRC_ACTIM_CTRLA,
58cda884
JP
76 * SDRC_ACTIM_CTRLB, SDRC_RFR_CTRL and SDRC_MR registers in sdrc_cs[01]
77 * structs,for a given SDRC clock rate 'r'.
78 * These parameters control various timing delays in the SDRAM controller
79 * that are expressed in terms of the number of SDRC clock cycles to
80 * wait; hence the clock rate dependency.
81 *
82 * Supports 2 different timing parameters for both chip selects.
83 *
84 * Note 1: the sdrc_init_params_cs[01] must be sorted rate descending.
85 * Note 2: If sdrc_init_params_cs_1 is not NULL it must be of same size
86 * as sdrc_init_params_cs_0.
87 *
88 * Fills in the struct omap_sdrc_params * for each chip select.
89 * Returns 0 upon success or -1 upon failure.
87246b75 90 */
58cda884
JP
91int omap2_sdrc_get_params(unsigned long r,
92 struct omap_sdrc_params **sdrc_cs0,
93 struct omap_sdrc_params **sdrc_cs1)
87246b75 94{
58cda884 95 struct omap_sdrc_params *sp0, *sp1;
87246b75 96
58cda884
JP
97 if (!sdrc_init_params_cs0)
98 return -1;
8bd22949 99
58cda884
JP
100 sp0 = sdrc_init_params_cs0;
101 sp1 = sdrc_init_params_cs1;
87246b75 102
58cda884
JP
103 while (sp0->rate && sp0->rate != r) {
104 sp0++;
105 if (sdrc_init_params_cs1)
106 sp1++;
107 }
87246b75 108
58cda884
JP
109 if (!sp0->rate)
110 return -1;
87246b75 111
58cda884
JP
112 *sdrc_cs0 = sp0;
113 *sdrc_cs1 = sp1;
114 return 0;
87246b75
PW
115}
116
117
f2ab9977
PW
118void __init omap2_set_globals_sdrc(struct omap_globals *omap2_globals)
119{
4c3cf901
TL
120 if (omap2_globals->sdrc)
121 omap2_sdrc_base = omap2_globals->sdrc;
122 if (omap2_globals->sms)
123 omap2_sms_base = omap2_globals->sms;
f2ab9977
PW
124}
125
98cfe5ab
PW
126/**
127 * omap2_sdrc_init - initialize SMS, SDRC devices on boot
58cda884
JP
128 * @sdrc_cs[01]: pointers to a null-terminated list of struct omap_sdrc_params
129 * Support for 2 chip selects timings
98cfe5ab
PW
130 *
131 * Turn on smart idle modes for SDRAM scheduler and controller.
132 * Program a known-good configuration for the SDRC to deal with buggy
133 * bootloaders.
134 */
58cda884
JP
135void __init omap2_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
136 struct omap_sdrc_params *sdrc_cs1)
f2ab9977
PW
137{
138 u32 l;
139
140 l = sms_read_reg(SMS_SYSCONFIG);
141 l &= ~(0x3 << 3);
142 l |= (0x2 << 3);
143 sms_write_reg(l, SMS_SYSCONFIG);
144
145 l = sdrc_read_reg(SDRC_SYSCONFIG);
146 l &= ~(0x3 << 3);
147 l |= (0x2 << 3);
148 sdrc_write_reg(l, SDRC_SYSCONFIG);
87246b75 149
58cda884
JP
150 sdrc_init_params_cs0 = sdrc_cs0;
151 sdrc_init_params_cs1 = sdrc_cs1;
98cfe5ab
PW
152
153 /* XXX Enable SRFRONIDLEREQ here also? */
75f251e3
PW
154 /*
155 * PWDENA should not be set due to 34xx erratum 1.150 - PWDENA
156 * can cause random memory corruption
157 */
98cfe5ab 158 l = (1 << SDRC_POWER_EXTCLKDIS_SHIFT) |
98cfe5ab
PW
159 (1 << SDRC_POWER_PAGEPOLICY_SHIFT);
160 sdrc_write_reg(l, SDRC_POWER);
8a917d2f 161 omap2_sms_save_context();
f2ab9977 162}
b90f8e72
TV
163
164void omap2_sms_write_rot_control(u32 val, unsigned ctx)
165{
166 sms_write_reg(val, SMS_ROT_CONTROL(ctx));
167}
168
169void omap2_sms_write_rot_size(u32 val, unsigned ctx)
170{
171 sms_write_reg(val, SMS_ROT_SIZE(ctx));
172}
173
174void omap2_sms_write_rot_physical_ba(u32 val, unsigned ctx)
175{
176 sms_write_reg(val, SMS_ROT_PHYSICAL_BA(ctx));
177}
178
This page took 0.238743 seconds and 5 git commands to generate.