Merge tag 'vfio-v4.7-rc2' of git://github.com/awilliam/linux-vfio
[deliverable/linux.git] / arch / arm / mach-orion5x / common.c
CommitLineData
585cf175 1/*
9dd0b194 2 * arch/arm/mach-orion5x/common.c
585cf175 3 *
9dd0b194 4 * Core functions for Marvell Orion 5x SoCs
585cf175
TP
5 *
6 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
7 *
159ffb3a
LB
8 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
585cf175
TP
10 * warranty of any kind, whether express or implied.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
ca26f7d3 15#include <linux/platform_device.h>
ee962723 16#include <linux/dma-mapping.h>
ca26f7d3 17#include <linux/serial_8250.h>
144aa3db 18#include <linux/mv643xx_i2c.h>
15a32632 19#include <linux/ata_platform.h>
764cbcc2 20#include <linux/delay.h>
2f129bf4 21#include <linux/clk-provider.h>
7b2fea1c 22#include <linux/cpu.h>
dcf1cece 23#include <net/dsa.h>
585cf175 24#include <asm/page.h>
be73a347 25#include <asm/setup.h>
9f97da78 26#include <asm/system_misc.h>
be73a347 27#include <asm/mach/arch.h>
585cf175 28#include <asm/mach/map.h>
2bac1de2 29#include <asm/mach/time.h>
c02cecb9
AB
30#include <linux/platform_data/mtd-orion_nand.h>
31#include <linux/platform_data/usb-ehci-orion.h>
6f088f1d 32#include <plat/time.h>
28a2b450 33#include <plat/common.h>
c22c2c60
AB
34
35#include "bridge-regs.h"
585cf175 36#include "common.h"
c22c2c60 37#include "orion5x.h"
585cf175
TP
38
39/*****************************************************************************
40 * I/O Address Mapping
41 ****************************************************************************/
9dd0b194 42static struct map_desc orion5x_io_desc[] __initdata = {
585cf175 43 {
3904a393 44 .virtual = (unsigned long) ORION5X_REGS_VIRT_BASE,
9dd0b194
LB
45 .pfn = __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
46 .length = ORION5X_REGS_SIZE,
e7068ad3 47 .type = MT_DEVICE,
e7068ad3 48 }, {
3904a393 49 .virtual = (unsigned long) ORION5X_PCIE_WA_VIRT_BASE,
9dd0b194
LB
50 .pfn = __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
51 .length = ORION5X_PCIE_WA_SIZE,
e7068ad3 52 .type = MT_DEVICE,
585cf175
TP
53 },
54};
55
9dd0b194 56void __init orion5x_map_io(void)
585cf175 57{
9dd0b194 58 iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
585cf175 59}
c67de5b3 60
044f6c7c 61
2f129bf4
AL
62/*****************************************************************************
63 * CLK tree
64 ****************************************************************************/
65static struct clk *tclk;
66
1bffb4a8 67void __init clk_init(void)
2f129bf4 68{
cc1e1896 69 tclk = clk_register_fixed_rate(NULL, "tclk", NULL, 0, orion5x_tclk);
4574b886
AL
70
71 orion_clkdev_init(tclk);
2f129bf4
AL
72}
73
044f6c7c
LB
74/*****************************************************************************
75 * EHCI0
76 ****************************************************************************/
044f6c7c
LB
77void __init orion5x_ehci0_init(void)
78{
72053353
AL
79 orion_ehci_init(ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL,
80 EHCI_PHY_ORION);
044f6c7c
LB
81}
82
83
84/*****************************************************************************
85 * EHCI1
86 ****************************************************************************/
044f6c7c
LB
87void __init orion5x_ehci1_init(void)
88{
db33f4de 89 orion_ehci_1_init(ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
044f6c7c
LB
90}
91
92
e07c9d85 93/*****************************************************************************
5c602551 94 * GE00
e07c9d85 95 ****************************************************************************/
9dd0b194 96void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
e07c9d85 97{
db33f4de 98 orion_ge00_init(eth_data,
7e3819d8 99 ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
58569aee
APR
100 IRQ_ORION5X_ETH_ERR,
101 MV643XX_TX_CSUM_DEFAULT_LIMIT);
e07c9d85
TP
102}
103
044f6c7c 104
dcf1cece
LB
105/*****************************************************************************
106 * Ethernet switch
107 ****************************************************************************/
dcf1cece
LB
108void __init orion5x_eth_switch_init(struct dsa_platform_data *d, int irq)
109{
7e3819d8 110 orion_ge00_switch_init(d, irq);
dcf1cece
LB
111}
112
113
144aa3db 114/*****************************************************************************
044f6c7c 115 * I2C
144aa3db 116 ****************************************************************************/
044f6c7c
LB
117void __init orion5x_i2c_init(void)
118{
aac7ffa3
AL
119 orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);
120
044f6c7c
LB
121}
122
123
f244baa3 124/*****************************************************************************
044f6c7c 125 * SATA
f244baa3 126 ****************************************************************************/
9dd0b194 127void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
f244baa3 128{
db33f4de 129 orion_sata_init(sata_data, ORION5X_SATA_PHYS_BASE, IRQ_ORION5X_SATA);
f244baa3
SB
130}
131
044f6c7c 132
d323ade1
LB
133/*****************************************************************************
134 * SPI
135 ****************************************************************************/
42366666 136void __init orion5x_spi_init(void)
d323ade1 137{
4574b886 138 orion_spi_init(SPI_PHYS_BASE);
d323ade1
LB
139}
140
141
2bac1de2 142/*****************************************************************************
044f6c7c
LB
143 * UART0
144 ****************************************************************************/
044f6c7c
LB
145void __init orion5x_uart0_init(void)
146{
28a2b450 147 orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
74c33576 148 IRQ_ORION5X_UART0, tclk);
044f6c7c
LB
149}
150
044f6c7c
LB
151/*****************************************************************************
152 * UART1
2bac1de2 153 ****************************************************************************/
044f6c7c
LB
154void __init orion5x_uart1_init(void)
155{
28a2b450 156 orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
74c33576 157 IRQ_ORION5X_UART1, tclk);
044f6c7c 158}
2bac1de2 159
1d5a1a6e
SB
160/*****************************************************************************
161 * XOR engine
162 ****************************************************************************/
1d5a1a6e
SB
163void __init orion5x_xor_init(void)
164{
db33f4de 165 orion_xor0_init(ORION5X_XOR_PHYS_BASE,
ee962723
AL
166 ORION5X_XOR_PHYS_BASE + 0x200,
167 IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
1d5a1a6e
SB
168}
169
44350061
AL
170/*****************************************************************************
171 * Cryptographic Engines and Security Accelerator (CESA)
172 ****************************************************************************/
173static void __init orion5x_crypto_init(void)
3a8f7441 174{
4ca2c040
TP
175 mvebu_mbus_add_window_by_id(ORION_MBUS_SRAM_TARGET,
176 ORION_MBUS_SRAM_ATTR,
177 ORION5X_SRAM_PHYS_BASE,
178 ORION5X_SRAM_SIZE);
44350061
AL
179 orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE, ORION5X_SRAM_PHYS_BASE,
180 SZ_8K, IRQ_ORION5X_CESA);
3a8f7441 181}
1d5a1a6e 182
9e058d4f
TR
183/*****************************************************************************
184 * Watchdog
185 ****************************************************************************/
06f3008a
AB
186static struct resource orion_wdt_resource[] = {
187 DEFINE_RES_MEM(TIMER_PHYS_BASE, 0x04),
188 DEFINE_RES_MEM(RSTOUTn_MASK_PHYS, 0x04),
189};
190
191static struct platform_device orion_wdt_device = {
192 .name = "orion_wdt",
193 .id = -1,
194 .num_resources = ARRAY_SIZE(orion_wdt_resource),
195 .resource = orion_wdt_resource,
196};
197
42366666 198static void __init orion5x_wdt_init(void)
9e058d4f 199{
06f3008a 200 platform_device_register(&orion_wdt_device);
9e058d4f
TR
201}
202
203
044f6c7c
LB
204/*****************************************************************************
205 * Time handling
206 ****************************************************************************/
4ee1f6b5
LB
207void __init orion5x_init_early(void)
208{
5d1190ea
TP
209 u32 rev, dev;
210 const char *mbus_soc_name;
211
4ee1f6b5 212 orion_time_set_base(TIMER_VIRT_BASE);
84d5dfbf 213
5d1190ea
TP
214 /* Initialize the MBUS driver */
215 orion5x_pcie_id(&dev, &rev);
216 if (dev == MV88F5281_DEV_ID)
217 mbus_soc_name = "marvell,orion5x-88f5281-mbus";
218 else if (dev == MV88F5182_DEV_ID)
219 mbus_soc_name = "marvell,orion5x-88f5182-mbus";
220 else if (dev == MV88F5181_DEV_ID)
221 mbus_soc_name = "marvell,orion5x-88f5181-mbus";
222 else if (dev == MV88F6183_DEV_ID)
223 mbus_soc_name = "marvell,orion5x-88f6183-mbus";
224 else
225 mbus_soc_name = NULL;
226 mvebu_mbus_init(mbus_soc_name, ORION5X_BRIDGE_WINS_BASE,
227 ORION5X_BRIDGE_WINS_SZ,
228 ORION5X_DDR_WINS_BASE, ORION5X_DDR_WINS_SZ);
229}
230
231void orion5x_setup_wins(void)
232{
233 /*
234 * The PCIe windows will no longer be statically allocated
235 * here once Orion5x is migrated to the pci-mvebu driver.
236 */
4ca2c040
TP
237 mvebu_mbus_add_window_remap_by_id(ORION_MBUS_PCIE_IO_TARGET,
238 ORION_MBUS_PCIE_IO_ATTR,
239 ORION5X_PCIE_IO_PHYS_BASE,
5d1190ea 240 ORION5X_PCIE_IO_SIZE,
4ca2c040
TP
241 ORION5X_PCIE_IO_BUS_BASE);
242 mvebu_mbus_add_window_by_id(ORION_MBUS_PCIE_MEM_TARGET,
243 ORION_MBUS_PCIE_MEM_ATTR,
244 ORION5X_PCIE_MEM_PHYS_BASE,
245 ORION5X_PCIE_MEM_SIZE);
246 mvebu_mbus_add_window_remap_by_id(ORION_MBUS_PCI_IO_TARGET,
247 ORION_MBUS_PCI_IO_ATTR,
248 ORION5X_PCI_IO_PHYS_BASE,
5d1190ea 249 ORION5X_PCI_IO_SIZE,
4ca2c040
TP
250 ORION5X_PCI_IO_BUS_BASE);
251 mvebu_mbus_add_window_by_id(ORION_MBUS_PCI_MEM_TARGET,
252 ORION_MBUS_PCI_MEM_ATTR,
253 ORION5X_PCI_MEM_PHYS_BASE,
254 ORION5X_PCI_MEM_SIZE);
4ee1f6b5
LB
255}
256
ebe35aff
LB
257int orion5x_tclk;
258
42366666 259static int __init orion5x_find_tclk(void)
ebe35aff 260{
d323ade1
LB
261 u32 dev, rev;
262
263 orion5x_pcie_id(&dev, &rev);
264 if (dev == MV88F6183_DEV_ID &&
265 (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
266 return 133333333;
267
ebe35aff
LB
268 return 166666667;
269}
270
6bb27d73 271void __init orion5x_timer_init(void)
2bac1de2 272{
ebe35aff 273 orion5x_tclk = orion5x_find_tclk();
4ee1f6b5
LB
274
275 orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
276 IRQ_ORION5X_BRIDGE, orion5x_tclk);
2bac1de2
LB
277}
278
044f6c7c 279
c67de5b3
TP
280/*****************************************************************************
281 * General
282 ****************************************************************************/
c67de5b3 283/*
b46926bb 284 * Identify device ID and rev from PCIe configuration header space '0'.
c67de5b3 285 */
1bffb4a8 286void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
c67de5b3 287{
9dd0b194 288 orion5x_pcie_id(dev, rev);
c67de5b3
TP
289
290 if (*dev == MV88F5281_DEV_ID) {
291 if (*rev == MV88F5281_REV_D2) {
292 *dev_name = "MV88F5281-D2";
293 } else if (*rev == MV88F5281_REV_D1) {
294 *dev_name = "MV88F5281-D1";
ce72e36e
LB
295 } else if (*rev == MV88F5281_REV_D0) {
296 *dev_name = "MV88F5281-D0";
c67de5b3
TP
297 } else {
298 *dev_name = "MV88F5281-Rev-Unsupported";
299 }
300 } else if (*dev == MV88F5182_DEV_ID) {
301 if (*rev == MV88F5182_REV_A2) {
302 *dev_name = "MV88F5182-A2";
303 } else {
304 *dev_name = "MV88F5182-Rev-Unsupported";
305 }
c9e3de94
HVR
306 } else if (*dev == MV88F5181_DEV_ID) {
307 if (*rev == MV88F5181_REV_B1) {
308 *dev_name = "MV88F5181-Rev-B1";
d2b2a6bb
LB
309 } else if (*rev == MV88F5181L_REV_A1) {
310 *dev_name = "MV88F5181L-Rev-A1";
c9e3de94 311 } else {
d2b2a6bb 312 *dev_name = "MV88F5181(L)-Rev-Unsupported";
c9e3de94 313 }
d323ade1
LB
314 } else if (*dev == MV88F6183_DEV_ID) {
315 if (*rev == MV88F6183_REV_B0) {
316 *dev_name = "MV88F6183-Rev-B0";
317 } else {
318 *dev_name = "MV88F6183-Rev-Unsupported";
319 }
c67de5b3
TP
320 } else {
321 *dev_name = "Device-Unknown";
322 }
323}
324
9dd0b194 325void __init orion5x_init(void)
c67de5b3
TP
326{
327 char *dev_name;
328 u32 dev, rev;
329
9dd0b194 330 orion5x_id(&dev, &rev, &dev_name);
ebe35aff
LB
331 printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);
332
c67de5b3
TP
333 /*
334 * Setup Orion address map
335 */
5d1190ea 336 orion5x_setup_wins();
ce72e36e 337
2f129bf4
AL
338 /* Setup root of clk tree */
339 clk_init();
340
ce72e36e
LB
341 /*
342 * Don't issue "Wait for Interrupt" instruction if we are
343 * running on D0 5281 silicon.
344 */
345 if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
346 printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
f7b861b7 347 cpu_idle_poll_ctrl(true);
ce72e36e 348 }
9e058d4f 349
3fade49b
NP
350 /*
351 * The 5082/5181l/5182/6082/6082l/6183 have crypto
352 * while 5180n/5181/5281 don't have crypto.
353 */
354 if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
355 dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
356 orion5x_crypto_init();
357
9e058d4f
TR
358 /*
359 * Register watchdog driver
360 */
361 orion5x_wdt_init();
c67de5b3 362}
be73a347 363
7b6d864b 364void orion5x_restart(enum reboot_mode mode, const char *cmd)
764cbcc2
RK
365{
366 /*
367 * Enable and issue soft reset
368 */
369 orion5x_setbits(RSTOUTn_MASK, (1 << 2));
370 orion5x_setbits(CPU_SOFT_RESET, 1);
371 mdelay(200);
372 orion5x_clrbits(CPU_SOFT_RESET, 1);
373}
374
be73a347
GL
375/*
376 * Many orion-based systems have buggy bootloader implementations.
377 * This is a common fixup for bogus memory tags.
378 */
1c2f87c2 379void __init tag_fixup_mem32(struct tag *t, char **from)
be73a347
GL
380{
381 for (; t->hdr.size; t = tag_next(t))
382 if (t->hdr.tag == ATAG_MEM &&
383 (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
384 t->u.mem.start & ~PAGE_MASK)) {
385 printk(KERN_WARNING
386 "Clearing invalid memory bank %dKB@0x%08x\n",
387 t->u.mem.size / 1024, t->u.mem.start);
388 t->hdr.tag = 0;
389 }
390}
This page took 0.455444 seconds and 5 git commands to generate.