ARM: Orion5x: Fix warnings when using C=1.
[deliverable/linux.git] / arch / arm / mach-orion5x / common.c
CommitLineData
585cf175 1/*
9dd0b194 2 * arch/arm/mach-orion5x/common.c
585cf175 3 *
9dd0b194 4 * Core functions for Marvell Orion 5x SoCs
585cf175
TP
5 *
6 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
7 *
159ffb3a
LB
8 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
585cf175
TP
10 * warranty of any kind, whether express or implied.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
ca26f7d3 15#include <linux/platform_device.h>
ee962723 16#include <linux/dma-mapping.h>
ca26f7d3 17#include <linux/serial_8250.h>
144aa3db 18#include <linux/mv643xx_i2c.h>
15a32632 19#include <linux/ata_platform.h>
764cbcc2 20#include <linux/delay.h>
2f129bf4 21#include <linux/clk-provider.h>
7b2fea1c 22#include <linux/cpu.h>
dcf1cece 23#include <net/dsa.h>
585cf175 24#include <asm/page.h>
be73a347 25#include <asm/setup.h>
9f97da78 26#include <asm/system_misc.h>
c67de5b3 27#include <asm/timex.h>
be73a347 28#include <asm/mach/arch.h>
585cf175 29#include <asm/mach/map.h>
2bac1de2 30#include <asm/mach/time.h>
4ee1f6b5 31#include <mach/bridge-regs.h>
a09e64fb
RK
32#include <mach/hardware.h>
33#include <mach/orion5x.h>
c02cecb9
AB
34#include <linux/platform_data/mtd-orion_nand.h>
35#include <linux/platform_data/usb-ehci-orion.h>
6f088f1d 36#include <plat/time.h>
28a2b450 37#include <plat/common.h>
585cf175
TP
38#include "common.h"
39
40/*****************************************************************************
41 * I/O Address Mapping
42 ****************************************************************************/
9dd0b194 43static struct map_desc orion5x_io_desc[] __initdata = {
585cf175 44 {
3904a393 45 .virtual = (unsigned long) ORION5X_REGS_VIRT_BASE,
9dd0b194
LB
46 .pfn = __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
47 .length = ORION5X_REGS_SIZE,
e7068ad3 48 .type = MT_DEVICE,
e7068ad3 49 }, {
3904a393 50 .virtual = (unsigned long) ORION5X_PCIE_WA_VIRT_BASE,
9dd0b194
LB
51 .pfn = __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
52 .length = ORION5X_PCIE_WA_SIZE,
e7068ad3 53 .type = MT_DEVICE,
585cf175
TP
54 },
55};
56
9dd0b194 57void __init orion5x_map_io(void)
585cf175 58{
9dd0b194 59 iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
585cf175 60}
c67de5b3 61
044f6c7c 62
2f129bf4
AL
63/*****************************************************************************
64 * CLK tree
65 ****************************************************************************/
66static struct clk *tclk;
67
1bffb4a8 68void __init clk_init(void)
2f129bf4
AL
69{
70 tclk = clk_register_fixed_rate(NULL, "tclk", NULL, CLK_IS_ROOT,
71 orion5x_tclk);
4574b886
AL
72
73 orion_clkdev_init(tclk);
2f129bf4
AL
74}
75
044f6c7c
LB
76/*****************************************************************************
77 * EHCI0
78 ****************************************************************************/
044f6c7c
LB
79void __init orion5x_ehci0_init(void)
80{
72053353
AL
81 orion_ehci_init(ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL,
82 EHCI_PHY_ORION);
044f6c7c
LB
83}
84
85
86/*****************************************************************************
87 * EHCI1
88 ****************************************************************************/
044f6c7c
LB
89void __init orion5x_ehci1_init(void)
90{
db33f4de 91 orion_ehci_1_init(ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
044f6c7c
LB
92}
93
94
e07c9d85 95/*****************************************************************************
5c602551 96 * GE00
e07c9d85 97 ****************************************************************************/
9dd0b194 98void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
e07c9d85 99{
db33f4de 100 orion_ge00_init(eth_data,
7e3819d8 101 ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
58569aee
APR
102 IRQ_ORION5X_ETH_ERR,
103 MV643XX_TX_CSUM_DEFAULT_LIMIT);
e07c9d85
TP
104}
105
044f6c7c 106
dcf1cece
LB
107/*****************************************************************************
108 * Ethernet switch
109 ****************************************************************************/
dcf1cece
LB
110void __init orion5x_eth_switch_init(struct dsa_platform_data *d, int irq)
111{
7e3819d8 112 orion_ge00_switch_init(d, irq);
dcf1cece
LB
113}
114
115
144aa3db 116/*****************************************************************************
044f6c7c 117 * I2C
144aa3db 118 ****************************************************************************/
044f6c7c
LB
119void __init orion5x_i2c_init(void)
120{
aac7ffa3
AL
121 orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);
122
044f6c7c
LB
123}
124
125
f244baa3 126/*****************************************************************************
044f6c7c 127 * SATA
f244baa3 128 ****************************************************************************/
9dd0b194 129void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
f244baa3 130{
db33f4de 131 orion_sata_init(sata_data, ORION5X_SATA_PHYS_BASE, IRQ_ORION5X_SATA);
f244baa3
SB
132}
133
044f6c7c 134
d323ade1
LB
135/*****************************************************************************
136 * SPI
137 ****************************************************************************/
42366666 138void __init orion5x_spi_init(void)
d323ade1 139{
4574b886 140 orion_spi_init(SPI_PHYS_BASE);
d323ade1
LB
141}
142
143
2bac1de2 144/*****************************************************************************
044f6c7c
LB
145 * UART0
146 ****************************************************************************/
044f6c7c
LB
147void __init orion5x_uart0_init(void)
148{
28a2b450 149 orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
74c33576 150 IRQ_ORION5X_UART0, tclk);
044f6c7c
LB
151}
152
044f6c7c
LB
153/*****************************************************************************
154 * UART1
2bac1de2 155 ****************************************************************************/
044f6c7c
LB
156void __init orion5x_uart1_init(void)
157{
28a2b450 158 orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
74c33576 159 IRQ_ORION5X_UART1, tclk);
044f6c7c 160}
2bac1de2 161
1d5a1a6e
SB
162/*****************************************************************************
163 * XOR engine
164 ****************************************************************************/
1d5a1a6e
SB
165void __init orion5x_xor_init(void)
166{
db33f4de 167 orion_xor0_init(ORION5X_XOR_PHYS_BASE,
ee962723
AL
168 ORION5X_XOR_PHYS_BASE + 0x200,
169 IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
1d5a1a6e
SB
170}
171
44350061
AL
172/*****************************************************************************
173 * Cryptographic Engines and Security Accelerator (CESA)
174 ****************************************************************************/
175static void __init orion5x_crypto_init(void)
3a8f7441 176{
4ca2c040
TP
177 mvebu_mbus_add_window_by_id(ORION_MBUS_SRAM_TARGET,
178 ORION_MBUS_SRAM_ATTR,
179 ORION5X_SRAM_PHYS_BASE,
180 ORION5X_SRAM_SIZE);
44350061
AL
181 orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE, ORION5X_SRAM_PHYS_BASE,
182 SZ_8K, IRQ_ORION5X_CESA);
3a8f7441 183}
1d5a1a6e 184
9e058d4f
TR
185/*****************************************************************************
186 * Watchdog
187 ****************************************************************************/
42366666 188static void __init orion5x_wdt_init(void)
9e058d4f 189{
4f04be62 190 orion_wdt_init();
9e058d4f
TR
191}
192
193
044f6c7c
LB
194/*****************************************************************************
195 * Time handling
196 ****************************************************************************/
4ee1f6b5
LB
197void __init orion5x_init_early(void)
198{
5d1190ea
TP
199 u32 rev, dev;
200 const char *mbus_soc_name;
201
4ee1f6b5 202 orion_time_set_base(TIMER_VIRT_BASE);
84d5dfbf 203
5d1190ea
TP
204 /* Initialize the MBUS driver */
205 orion5x_pcie_id(&dev, &rev);
206 if (dev == MV88F5281_DEV_ID)
207 mbus_soc_name = "marvell,orion5x-88f5281-mbus";
208 else if (dev == MV88F5182_DEV_ID)
209 mbus_soc_name = "marvell,orion5x-88f5182-mbus";
210 else if (dev == MV88F5181_DEV_ID)
211 mbus_soc_name = "marvell,orion5x-88f5181-mbus";
212 else if (dev == MV88F6183_DEV_ID)
213 mbus_soc_name = "marvell,orion5x-88f6183-mbus";
214 else
215 mbus_soc_name = NULL;
216 mvebu_mbus_init(mbus_soc_name, ORION5X_BRIDGE_WINS_BASE,
217 ORION5X_BRIDGE_WINS_SZ,
218 ORION5X_DDR_WINS_BASE, ORION5X_DDR_WINS_SZ);
219}
220
221void orion5x_setup_wins(void)
222{
223 /*
224 * The PCIe windows will no longer be statically allocated
225 * here once Orion5x is migrated to the pci-mvebu driver.
226 */
4ca2c040
TP
227 mvebu_mbus_add_window_remap_by_id(ORION_MBUS_PCIE_IO_TARGET,
228 ORION_MBUS_PCIE_IO_ATTR,
229 ORION5X_PCIE_IO_PHYS_BASE,
5d1190ea 230 ORION5X_PCIE_IO_SIZE,
4ca2c040
TP
231 ORION5X_PCIE_IO_BUS_BASE);
232 mvebu_mbus_add_window_by_id(ORION_MBUS_PCIE_MEM_TARGET,
233 ORION_MBUS_PCIE_MEM_ATTR,
234 ORION5X_PCIE_MEM_PHYS_BASE,
235 ORION5X_PCIE_MEM_SIZE);
236 mvebu_mbus_add_window_remap_by_id(ORION_MBUS_PCI_IO_TARGET,
237 ORION_MBUS_PCI_IO_ATTR,
238 ORION5X_PCI_IO_PHYS_BASE,
5d1190ea 239 ORION5X_PCI_IO_SIZE,
4ca2c040
TP
240 ORION5X_PCI_IO_BUS_BASE);
241 mvebu_mbus_add_window_by_id(ORION_MBUS_PCI_MEM_TARGET,
242 ORION_MBUS_PCI_MEM_ATTR,
243 ORION5X_PCI_MEM_PHYS_BASE,
244 ORION5X_PCI_MEM_SIZE);
4ee1f6b5
LB
245}
246
ebe35aff
LB
247int orion5x_tclk;
248
42366666 249static int __init orion5x_find_tclk(void)
ebe35aff 250{
d323ade1
LB
251 u32 dev, rev;
252
253 orion5x_pcie_id(&dev, &rev);
254 if (dev == MV88F6183_DEV_ID &&
255 (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
256 return 133333333;
257
ebe35aff
LB
258 return 166666667;
259}
260
6bb27d73 261void __init orion5x_timer_init(void)
2bac1de2 262{
ebe35aff 263 orion5x_tclk = orion5x_find_tclk();
4ee1f6b5
LB
264
265 orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
266 IRQ_ORION5X_BRIDGE, orion5x_tclk);
2bac1de2
LB
267}
268
044f6c7c 269
c67de5b3
TP
270/*****************************************************************************
271 * General
272 ****************************************************************************/
c67de5b3 273/*
b46926bb 274 * Identify device ID and rev from PCIe configuration header space '0'.
c67de5b3 275 */
1bffb4a8 276void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
c67de5b3 277{
9dd0b194 278 orion5x_pcie_id(dev, rev);
c67de5b3
TP
279
280 if (*dev == MV88F5281_DEV_ID) {
281 if (*rev == MV88F5281_REV_D2) {
282 *dev_name = "MV88F5281-D2";
283 } else if (*rev == MV88F5281_REV_D1) {
284 *dev_name = "MV88F5281-D1";
ce72e36e
LB
285 } else if (*rev == MV88F5281_REV_D0) {
286 *dev_name = "MV88F5281-D0";
c67de5b3
TP
287 } else {
288 *dev_name = "MV88F5281-Rev-Unsupported";
289 }
290 } else if (*dev == MV88F5182_DEV_ID) {
291 if (*rev == MV88F5182_REV_A2) {
292 *dev_name = "MV88F5182-A2";
293 } else {
294 *dev_name = "MV88F5182-Rev-Unsupported";
295 }
c9e3de94
HVR
296 } else if (*dev == MV88F5181_DEV_ID) {
297 if (*rev == MV88F5181_REV_B1) {
298 *dev_name = "MV88F5181-Rev-B1";
d2b2a6bb
LB
299 } else if (*rev == MV88F5181L_REV_A1) {
300 *dev_name = "MV88F5181L-Rev-A1";
c9e3de94 301 } else {
d2b2a6bb 302 *dev_name = "MV88F5181(L)-Rev-Unsupported";
c9e3de94 303 }
d323ade1
LB
304 } else if (*dev == MV88F6183_DEV_ID) {
305 if (*rev == MV88F6183_REV_B0) {
306 *dev_name = "MV88F6183-Rev-B0";
307 } else {
308 *dev_name = "MV88F6183-Rev-Unsupported";
309 }
c67de5b3
TP
310 } else {
311 *dev_name = "Device-Unknown";
312 }
313}
314
9dd0b194 315void __init orion5x_init(void)
c67de5b3
TP
316{
317 char *dev_name;
318 u32 dev, rev;
319
9dd0b194 320 orion5x_id(&dev, &rev, &dev_name);
ebe35aff
LB
321 printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);
322
c67de5b3
TP
323 /*
324 * Setup Orion address map
325 */
5d1190ea 326 orion5x_setup_wins();
ce72e36e 327
2f129bf4
AL
328 /* Setup root of clk tree */
329 clk_init();
330
ce72e36e
LB
331 /*
332 * Don't issue "Wait for Interrupt" instruction if we are
333 * running on D0 5281 silicon.
334 */
335 if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
336 printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
f7b861b7 337 cpu_idle_poll_ctrl(true);
ce72e36e 338 }
9e058d4f 339
3fade49b
NP
340 /*
341 * The 5082/5181l/5182/6082/6082l/6183 have crypto
342 * while 5180n/5181/5281 don't have crypto.
343 */
344 if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
345 dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
346 orion5x_crypto_init();
347
9e058d4f
TR
348 /*
349 * Register watchdog driver
350 */
351 orion5x_wdt_init();
c67de5b3 352}
be73a347 353
7b6d864b 354void orion5x_restart(enum reboot_mode mode, const char *cmd)
764cbcc2
RK
355{
356 /*
357 * Enable and issue soft reset
358 */
359 orion5x_setbits(RSTOUTn_MASK, (1 << 2));
360 orion5x_setbits(CPU_SOFT_RESET, 1);
361 mdelay(200);
362 orion5x_clrbits(CPU_SOFT_RESET, 1);
363}
364
be73a347
GL
365/*
366 * Many orion-based systems have buggy bootloader implementations.
367 * This is a common fixup for bogus memory tags.
368 */
0744a3ee
RK
369void __init tag_fixup_mem32(struct tag *t, char **from,
370 struct meminfo *meminfo)
be73a347
GL
371{
372 for (; t->hdr.size; t = tag_next(t))
373 if (t->hdr.tag == ATAG_MEM &&
374 (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
375 t->u.mem.start & ~PAGE_MASK)) {
376 printk(KERN_WARNING
377 "Clearing invalid memory bank %dKB@0x%08x\n",
378 t->u.mem.size / 1024, t->u.mem.start);
379 t->hdr.tag = 0;
380 }
381}
This page took 0.337884 seconds and 5 git commands to generate.