[ARM] pxa: separate out power manager and clock registers
[deliverable/linux.git] / arch / arm / mach-pxa / pxa25x.c
CommitLineData
1da177e4
LT
1/*
2 * linux/arch/arm/mach-pxa/pxa25x.c
3 *
4 * Author: Nicolas Pitre
5 * Created: Jun 15, 2001
6 * Copyright: MontaVista Software Inc.
7 *
8 * Code specific to PXA21x/25x/26x variants.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * Since this file should be linked before any other machine specific file,
15 * the __initcall() here will be executed first. This serves as default
16 * initialization stuff for PXA machines which can be overridden later if
17 * need be.
18 */
19#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
34f3231f 22#include <linux/platform_device.h>
95d9ffbe 23#include <linux/suspend.h>
c0165504 24#include <linux/sysdev.h>
1da177e4
LT
25
26#include <asm/hardware.h>
cd49104d 27#include <asm/arch/irqs.h>
1da177e4 28#include <asm/arch/pxa-regs.h>
0b0a9df6 29#include <asm/arch/pxa2xx-regs.h>
c0a596d6 30#include <asm/arch/mfp-pxa25x.h>
e176bb05 31#include <asm/arch/pm.h>
f53f066c 32#include <asm/arch/dma.h>
1da177e4
LT
33
34#include "generic.h"
46c41e62 35#include "devices.h"
a6dba20c 36#include "clock.h"
1da177e4
LT
37
38/*
39 * Various clock factors driven by the CCCR register.
40 */
41
42/* Crystal Frequency to Memory Frequency Multiplier (L) */
43static unsigned char L_clk_mult[32] = { 0, 27, 32, 36, 40, 45, 0, };
44
45/* Memory Frequency to Run Mode Frequency Multiplier (M) */
46static unsigned char M_clk_mult[4] = { 0, 1, 2, 4 };
47
48/* Run Mode Frequency to Turbo Mode Frequency Multiplier (N) */
49/* Note: we store the value N * 2 here. */
50static unsigned char N2_clk_mult[8] = { 0, 0, 2, 3, 4, 0, 6, 0 };
51
52/* Crystal clock */
53#define BASE_CLK 3686400
54
55/*
56 * Get the clock frequency as reflected by CCCR and the turbo flag.
57 * We assume these values have been applied via a fcs.
58 * If info is not 0 we also display the current settings.
59 */
15a40333 60unsigned int pxa25x_get_clk_frequency_khz(int info)
1da177e4
LT
61{
62 unsigned long cccr, turbo;
63 unsigned int l, L, m, M, n2, N;
64
65 cccr = CCCR;
66 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (turbo) );
67
68 l = L_clk_mult[(cccr >> 0) & 0x1f];
69 m = M_clk_mult[(cccr >> 5) & 0x03];
70 n2 = N2_clk_mult[(cccr >> 7) & 0x07];
71
72 L = l * BASE_CLK;
73 M = m * L;
74 N = n2 * M / 2;
75
76 if(info)
77 {
78 L += 5000;
79 printk( KERN_INFO "Memory clock: %d.%02dMHz (*%d)\n",
80 L / 1000000, (L % 1000000) / 10000, l );
81 M += 5000;
82 printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
83 M / 1000000, (M % 1000000) / 10000, m );
84 N += 5000;
85 printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
86 N / 1000000, (N % 1000000) / 10000, n2 / 2, (n2 % 2) * 5,
87 (turbo & 1) ? "" : "in" );
88 }
89
90 return (turbo & 1) ? (N/1000) : (M/1000);
91}
92
1da177e4
LT
93/*
94 * Return the current memory clock frequency in units of 10kHz
95 */
15a40333 96unsigned int pxa25x_get_memclk_frequency_10khz(void)
1da177e4
LT
97{
98 return L_clk_mult[(CCCR >> 0) & 0x1f] * BASE_CLK / 10000;
99}
100
a6dba20c
RK
101static unsigned long clk_pxa25x_lcd_getrate(struct clk *clk)
102{
103 return pxa25x_get_memclk_frequency_10khz() * 10000;
104}
105
106static const struct clkops clk_pxa25x_lcd_ops = {
107 .enable = clk_cken_enable,
108 .disable = clk_cken_disable,
109 .getrate = clk_pxa25x_lcd_getrate,
110};
111
112/*
113 * 3.6864MHz -> OST, GPIO, SSP, PWM, PLLs (95.842MHz, 147.456MHz)
114 * 95.842MHz -> MMC 19.169MHz, I2C 31.949MHz, FICP 47.923MHz, USB 47.923MHz
115 * 147.456MHz -> UART 14.7456MHz, AC97 12.288MHz, I2S 5.672MHz (allegedly)
116 */
e01dbdb4
DB
117static struct clk pxa25x_hwuart_clk =
118 INIT_CKEN("UARTCLK", HWUART, 14745600, 1, &pxa_device_hwuart.dev)
119;
120
a6dba20c
RK
121static struct clk pxa25x_clks[] = {
122 INIT_CK("LCDCLK", LCD, &clk_pxa25x_lcd_ops, &pxa_device_fb.dev),
123 INIT_CKEN("UARTCLK", FFUART, 14745600, 1, &pxa_device_ffuart.dev),
124 INIT_CKEN("UARTCLK", BTUART, 14745600, 1, &pxa_device_btuart.dev),
435b6e94 125 INIT_CKEN("UARTCLK", STUART, 14745600, 1, NULL),
a6dba20c
RK
126 INIT_CKEN("UDCCLK", USB, 47923000, 5, &pxa_device_udc.dev),
127 INIT_CKEN("MMCCLK", MMC, 19169000, 0, &pxa_device_mci.dev),
128 INIT_CKEN("I2CCLK", I2C, 31949000, 0, &pxa_device_i2c.dev),
d8e0db11 129
130 INIT_CKEN("SSPCLK", SSP, 3686400, 0, &pxa25x_device_ssp.dev),
131 INIT_CKEN("SSPCLK", NSSP, 3686400, 0, &pxa25x_device_nssp.dev),
132 INIT_CKEN("SSPCLK", ASSP, 3686400, 0, &pxa25x_device_assp.dev),
133
27b98a67
MB
134 INIT_CKEN("AC97CLK", AC97, 24576000, 0, NULL),
135
a6dba20c
RK
136 /*
137 INIT_CKEN("PWMCLK", PWM0, 3686400, 0, NULL),
138 INIT_CKEN("PWMCLK", PWM0, 3686400, 0, NULL),
a6dba20c 139 INIT_CKEN("I2SCLK", I2S, 14745600, 0, NULL),
a6dba20c 140 */
435b6e94 141 INIT_CKEN("FICPCLK", FICP, 47923000, 0, NULL),
a6dba20c
RK
142};
143
a8fa3f0c 144#ifdef CONFIG_PM
8775420d 145
711be5cc
EM
146#define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
147#define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
148
711be5cc
EM
149/*
150 * List of global PXA peripheral registers to preserve.
151 * More ones like CP and general purpose register values are preserved
152 * with the stack pointer in sleep.S.
153 */
649de51b 154enum { SLEEP_SAVE_PGSR0, SLEEP_SAVE_PGSR1, SLEEP_SAVE_PGSR2,
711be5cc
EM
155
156 SLEEP_SAVE_GAFR0_L, SLEEP_SAVE_GAFR0_U,
157 SLEEP_SAVE_GAFR1_L, SLEEP_SAVE_GAFR1_U,
158 SLEEP_SAVE_GAFR2_L, SLEEP_SAVE_GAFR2_U,
159
160 SLEEP_SAVE_PSTR,
161
711be5cc
EM
162 SLEEP_SAVE_CKEN,
163
649de51b 164 SLEEP_SAVE_COUNT
711be5cc
EM
165};
166
167
168static void pxa25x_cpu_pm_save(unsigned long *sleep_save)
169{
711be5cc
EM
170 SAVE(PGSR0); SAVE(PGSR1); SAVE(PGSR2);
171
172 SAVE(GAFR0_L); SAVE(GAFR0_U);
173 SAVE(GAFR1_L); SAVE(GAFR1_U);
174 SAVE(GAFR2_L); SAVE(GAFR2_U);
175
711be5cc
EM
176 SAVE(CKEN);
177 SAVE(PSTR);
56b11288
RP
178
179 /* Clear GPIO transition detect bits */
180 GEDR0 = GEDR0; GEDR1 = GEDR1; GEDR2 = GEDR2;
711be5cc
EM
181}
182
183static void pxa25x_cpu_pm_restore(unsigned long *sleep_save)
184{
56b11288
RP
185 /* ensure not to come back here if it wasn't intended */
186 PSPR = 0;
187
711be5cc 188 /* restore registers */
711be5cc
EM
189 RESTORE(GAFR0_L); RESTORE(GAFR0_U);
190 RESTORE(GAFR1_L); RESTORE(GAFR1_U);
191 RESTORE(GAFR2_L); RESTORE(GAFR2_U);
711be5cc
EM
192 RESTORE(PGSR0); RESTORE(PGSR1); RESTORE(PGSR2);
193
56b11288
RP
194 PSSR = PSSR_RDH | PSSR_PH;
195
711be5cc 196 RESTORE(CKEN);
711be5cc
EM
197 RESTORE(PSTR);
198}
199
200static void pxa25x_cpu_pm_enter(suspend_state_t state)
8775420d 201{
dc38e2ad
RK
202 /* Clear reset status */
203 RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR;
204
8775420d
TP
205 switch (state) {
206 case PM_SUSPEND_MEM:
207 /* set resume return address */
208 PSPR = virt_to_phys(pxa_cpu_resume);
b750a093 209 pxa25x_cpu_suspend(PWRMODE_SLEEP);
8775420d
TP
210 break;
211 }
212}
a8fa3f0c 213
711be5cc 214static struct pxa_cpu_pm_fns pxa25x_cpu_pm_fns = {
649de51b 215 .save_count = SLEEP_SAVE_COUNT,
26398a70 216 .valid = suspend_valid_only_mem,
711be5cc
EM
217 .save = pxa25x_cpu_pm_save,
218 .restore = pxa25x_cpu_pm_restore,
219 .enter = pxa25x_cpu_pm_enter,
e176bb05 220};
711be5cc
EM
221
222static void __init pxa25x_init_pm(void)
223{
224 pxa_cpu_pm_fns = &pxa25x_cpu_pm_fns;
225}
f79299ca 226#else
227static inline void pxa25x_init_pm(void) {}
a8fa3f0c 228#endif
e176bb05 229
c95530c7 230/* PXA25x: supports wakeup from GPIO0..GPIO15 and RTC alarm
231 */
232
233static int pxa25x_set_wake(unsigned int irq, unsigned int on)
234{
235 int gpio = IRQ_TO_GPIO(irq);
c0a596d6 236 uint32_t mask = 0;
237
238 if (gpio >= 0 && gpio < 85)
239 return gpio_set_wake(gpio, on);
c95530c7 240
241 if (irq == IRQ_RTCAlrm) {
242 mask = PWER_RTC;
243 goto set_pwer;
244 }
245
246 return -EINVAL;
247
248set_pwer:
249 if (on)
250 PWER |= mask;
251 else
252 PWER &=~mask;
253
254 return 0;
255}
256
cd49104d
EM
257void __init pxa25x_init_irq(void)
258{
b9e25ace 259 pxa_init_irq(32, pxa25x_set_wake);
260 pxa_init_gpio(85, pxa25x_set_wake);
cd49104d
EM
261}
262
34f3231f 263static struct platform_device *pxa25x_devices[] __initdata = {
e09d02e1 264 &pxa_device_udc,
e09d02e1
EM
265 &pxa_device_ffuart,
266 &pxa_device_btuart,
267 &pxa_device_stuart,
e09d02e1 268 &pxa_device_i2s,
e09d02e1 269 &pxa_device_rtc,
d8e0db11 270 &pxa25x_device_ssp,
271 &pxa25x_device_nssp,
272 &pxa25x_device_assp,
34f3231f
RK
273};
274
c0165504 275static struct sys_device pxa25x_sysdev[] = {
276 {
277 .cls = &pxa_irq_sysclass,
16dfdbf0 278 }, {
279 .cls = &pxa_gpio_sysclass,
c0165504 280 },
281};
282
e176bb05
RK
283static int __init pxa25x_init(void)
284{
c0165504 285 int i, ret = 0;
f53f066c 286
e01dbdb4
DB
287 /* Only add HWUART for PXA255/26x; PXA210/250/27x do not have it. */
288 if (cpu_is_pxa25x())
289 clks_register(&pxa25x_hwuart_clk, 1);
290
e176bb05 291 if (cpu_is_pxa21x() || cpu_is_pxa25x()) {
a6dba20c
RK
292 clks_register(pxa25x_clks, ARRAY_SIZE(pxa25x_clks));
293
f53f066c
EM
294 if ((ret = pxa_init_dma(16)))
295 return ret;
f79299ca 296
711be5cc 297 pxa25x_init_pm();
f79299ca 298
c0165504 299 for (i = 0; i < ARRAY_SIZE(pxa25x_sysdev); i++) {
300 ret = sysdev_register(&pxa25x_sysdev[i]);
301 if (ret)
302 pr_err("failed to register sysdev[%d]\n", i);
303 }
304
34f3231f
RK
305 ret = platform_add_devices(pxa25x_devices,
306 ARRAY_SIZE(pxa25x_devices));
c0165504 307 if (ret)
308 return ret;
e176bb05 309 }
c0165504 310
34f3231f
RK
311 /* Only add HWUART for PXA255/26x; PXA210/250/27x do not have it. */
312 if (cpu_is_pxa25x())
e09d02e1 313 ret = platform_device_register(&pxa_device_hwuart);
34f3231f
RK
314
315 return ret;
e176bb05
RK
316}
317
1c104e0e 318postcore_initcall(pxa25x_init);
This page took 0.328032 seconds and 5 git commands to generate.