[ARM] Convert asm/io.h to linux/io.h
[deliverable/linux.git] / arch / arm / mach-s3c2440 / clock.c
CommitLineData
a21765a7 1/* linux/arch/arm/mach-s3c2440/clock.c
a8d11e3d
BD
2 *
3 * Copyright (c) 2004-2005 Simtec Electronics
4 * http://armlinux.simtec.co.uk/
5 * Ben Dooks <ben@simtec.co.uk>
6 *
7 * S3C2440 Clock support
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22*/
23
24#include <linux/init.h>
25#include <linux/module.h>
26#include <linux/kernel.h>
27#include <linux/list.h>
28#include <linux/errno.h>
29#include <linux/err.h>
30#include <linux/device.h>
31#include <linux/sysdev.h>
a8d11e3d
BD
32#include <linux/interrupt.h>
33#include <linux/ioport.h>
36c64af4 34#include <linux/mutex.h>
f8ce2547 35#include <linux/clk.h>
fced80c7 36#include <linux/io.h>
a8d11e3d 37
a09e64fb 38#include <mach/hardware.h>
a8d11e3d
BD
39#include <asm/atomic.h>
40#include <asm/irq.h>
a8d11e3d 41
a09e64fb 42#include <mach/regs-clock.h>
a8d11e3d 43
a21765a7
BD
44#include <asm/plat-s3c24xx/clock.h>
45#include <asm/plat-s3c24xx/cpu.h>
a8d11e3d
BD
46
47/* S3C2440 extended clock support */
48
e44c0396
BD
49static unsigned long s3c2440_camif_upll_round(struct clk *clk,
50 unsigned long rate)
51{
52 unsigned long parent_rate = clk_get_rate(clk->parent);
53 int div;
54
55 if (rate > parent_rate)
56 return parent_rate;
57
58 /* note, we remove the +/- 1 calculations for the divisor */
59
60 div = (parent_rate / rate) / 2;
61
62 if (div < 1)
63 div = 1;
64 else if (div > 16)
65 div = 16;
66
67 return parent_rate / (div * 2);
68}
69
70static int s3c2440_camif_upll_setrate(struct clk *clk, unsigned long rate)
71{
72 unsigned long parent_rate = clk_get_rate(clk->parent);
73 unsigned long camdivn = __raw_readl(S3C2440_CAMDIVN);
74
75 rate = s3c2440_camif_upll_round(clk, rate);
76
77 camdivn &= ~(S3C2440_CAMDIVN_CAMCLK_SEL | S3C2440_CAMDIVN_CAMCLK_MASK);
78
79 if (rate != parent_rate) {
80 camdivn |= S3C2440_CAMDIVN_CAMCLK_SEL;
81 camdivn |= (((parent_rate / rate) / 2) - 1);
82 }
83
84 __raw_writel(camdivn, S3C2440_CAMDIVN);
85
86 return 0;
87}
88
89/* Extra S3C2440 clocks */
90
a8d11e3d
BD
91static struct clk s3c2440_clk_cam = {
92 .name = "camif",
93 .id = -1,
99c13853 94 .enable = s3c2410_clkcon_enable,
a8d11e3d
BD
95 .ctrlbit = S3C2440_CLKCON_CAMERA,
96};
97
e44c0396
BD
98static struct clk s3c2440_clk_cam_upll = {
99 .name = "camif-upll",
100 .id = -1,
101 .set_rate = s3c2440_camif_upll_setrate,
102 .round_rate = s3c2440_camif_upll_round,
103};
104
a8d11e3d
BD
105static struct clk s3c2440_clk_ac97 = {
106 .name = "ac97",
107 .id = -1,
99c13853 108 .enable = s3c2410_clkcon_enable,
a8d11e3d
BD
109 .ctrlbit = S3C2440_CLKCON_CAMERA,
110};
111
112static int s3c2440_clk_add(struct sys_device *sysdev)
113{
3a38e4be 114 struct clk *clock_upll;
e546e8af
BD
115 struct clk *clock_h;
116 struct clk *clock_p;
a8d11e3d 117
e546e8af
BD
118 clock_p = clk_get(NULL, "pclk");
119 clock_h = clk_get(NULL, "hclk");
120 clock_upll = clk_get(NULL, "upll");
a8d11e3d 121
e546e8af 122 if (IS_ERR(clock_p) || IS_ERR(clock_h) || IS_ERR(clock_upll)) {
a8d11e3d
BD
123 printk(KERN_ERR "S3C2440: Failed to get parent clocks\n");
124 return -EINVAL;
125 }
126
e546e8af
BD
127 s3c2440_clk_cam.parent = clock_h;
128 s3c2440_clk_ac97.parent = clock_p;
129 s3c2440_clk_cam_upll.parent = clock_upll;
a8d11e3d
BD
130
131 s3c24xx_register_clock(&s3c2440_clk_ac97);
132 s3c24xx_register_clock(&s3c2440_clk_cam);
e44c0396 133 s3c24xx_register_clock(&s3c2440_clk_cam_upll);
a8d11e3d
BD
134
135 clk_disable(&s3c2440_clk_ac97);
136 clk_disable(&s3c2440_clk_cam);
137
138 return 0;
139}
140
141static struct sysdev_driver s3c2440_clk_driver = {
142 .add = s3c2440_clk_add,
143};
144
145static __init int s3c24xx_clk_driver(void)
146{
147 return sysdev_driver_register(&s3c2440_sysclass, &s3c2440_clk_driver);
148}
149
150arch_initcall(s3c24xx_clk_driver);
This page took 0.553699 seconds and 5 git commands to generate.