ARM: S3C24XX: make gta02.h local
[deliverable/linux.git] / arch / arm / mach-s3c24xx / pm-s3c2410.c
CommitLineData
1da177e4
LT
1/* linux/arch/arm/mach-s3c2410/pm.c
2 *
a21765a7 3 * Copyright (c) 2006 Simtec Electronics
1da177e4
LT
4 * Ben Dooks <ben@simtec.co.uk>
5 *
a21765a7 6 * S3C2410 (and compatible) Power Manager (Suspend-To-RAM) support
1da177e4
LT
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
1da177e4
LT
21*/
22
1da177e4
LT
23#include <linux/init.h>
24#include <linux/suspend.h>
25#include <linux/errno.h>
26#include <linux/time.h>
4a858cfc 27#include <linux/device.h>
bb072c3c 28#include <linux/syscore_ops.h>
ec976d6e 29#include <linux/gpio.h>
fced80c7 30#include <linux/io.h>
1da177e4 31
a09e64fb 32#include <mach/hardware.h>
1da177e4 33
a21765a7 34#include <asm/mach-types.h>
1da177e4 35
a09e64fb
RK
36#include <mach/regs-gpio.h>
37#include <mach/h1940.h>
1da177e4 38
a2b7ba9c
BD
39#include <plat/cpu.h>
40#include <plat/pm.h>
1da177e4 41
a21765a7 42static void s3c2410_pm_prepare(void)
1da177e4 43{
a21765a7 44 /* ensure at least GSTATUS3 has the resume address */
1da177e4 45
ef30e144 46 __raw_writel(virt_to_phys(s3c_cpu_resume), S3C2410_GSTATUS3);
1da177e4 47
6419711a
BD
48 S3C_PMDBG("GSTATUS3 0x%08x\n", __raw_readl(S3C2410_GSTATUS3));
49 S3C_PMDBG("GSTATUS4 0x%08x\n", __raw_readl(S3C2410_GSTATUS4));
1da177e4 50
a21765a7
BD
51 if (machine_is_h1940()) {
52 void *base = phys_to_virt(H1940_SUSPEND_CHECK);
53 unsigned long ptr;
54 unsigned long calc = 0;
1da177e4 55
a21765a7 56 /* generate check for the bootloader to check on resume */
1da177e4 57
a21765a7
BD
58 for (ptr = 0; ptr < 0x40000; ptr += 0x400)
59 calc += __raw_readl(base+ptr);
1da177e4 60
a21765a7 61 __raw_writel(calc, phys_to_virt(H1940_SUSPEND_CHECKSUM));
1da177e4
LT
62 }
63
0741b7d2 64 /* RX3715 and RX1950 use similar to H1940 code and the
a21765a7 65 * same offsets for resume and checksum pointers */
1da177e4 66
0741b7d2 67 if (machine_is_rx3715() || machine_is_rx1950()) {
a21765a7
BD
68 void *base = phys_to_virt(H1940_SUSPEND_CHECK);
69 unsigned long ptr;
70 unsigned long calc = 0;
1da177e4 71
a21765a7 72 /* generate check for the bootloader to check on resume */
1da177e4 73
a21765a7
BD
74 for (ptr = 0; ptr < 0x40000; ptr += 0x4)
75 calc += __raw_readl(base+ptr);
1da177e4 76
a21765a7 77 __raw_writel(calc, phys_to_virt(H1940_SUSPEND_CHECKSUM));
1da177e4
LT
78 }
79
94911735
SN
80 if (machine_is_aml_m5900()) {
81 gpio_request_one(S3C2410_GPF(2), GPIOF_OUT_INIT_HIGH, NULL);
82 gpio_free(S3C2410_GPF(2));
83 }
1da177e4 84
192ff91f
VK
85 if (machine_is_rx1950()) {
86 /* According to S3C2442 user's manual, page 7-17,
87 * when the system is operating in NAND boot mode,
88 * the hardware pin configuration - EINT[23:21] –
89 * must be set as input for starting up after
90 * wakeup from sleep mode
91 */
92 s3c_gpio_cfgpin(S3C2410_GPG(13), S3C2410_GPIO_INPUT);
93 s3c_gpio_cfgpin(S3C2410_GPG(14), S3C2410_GPIO_INPUT);
94 s3c_gpio_cfgpin(S3C2410_GPG(15), S3C2410_GPIO_INPUT);
95 }
1da177e4
LT
96}
97
bb072c3c 98static void s3c2410_pm_resume(void)
1da177e4 99{
a21765a7 100 unsigned long tmp;
1da177e4 101
a21765a7 102 /* unset the return-from-sleep flag, to ensure reset */
1da177e4 103
a21765a7
BD
104 tmp = __raw_readl(S3C2410_GSTATUS2);
105 tmp &= S3C2410_GSTATUS2_OFFRESET;
106 __raw_writel(tmp, S3C2410_GSTATUS2);
1da177e4 107
94911735
SN
108 if (machine_is_aml_m5900()) {
109 gpio_request_one(S3C2410_GPF(2), GPIOF_OUT_INIT_LOW, NULL);
110 gpio_free(S3C2410_GPF(2));
111 }
1da177e4
LT
112}
113
bb072c3c
RW
114struct syscore_ops s3c2410_pm_syscore_ops = {
115 .resume = s3c2410_pm_resume,
116};
117
04511a6f 118static int s3c2410_pm_add(struct device *dev, struct subsys_interface *sif)
1da177e4 119{
a21765a7
BD
120 pm_cpu_prep = s3c2410_pm_prepare;
121 pm_cpu_sleep = s3c2410_cpu_suspend;
1da177e4 122
a21765a7 123 return 0;
1da177e4
LT
124}
125
a21765a7 126#if defined(CONFIG_CPU_S3C2410)
4a858cfc
KS
127static struct subsys_interface s3c2410_pm_interface = {
128 .name = "s3c2410_pm",
129 .subsys = &s3c2410_subsys,
130 .add_dev = s3c2410_pm_add,
a21765a7 131};
1da177e4 132
a21765a7 133/* register ourselves */
1da177e4 134
a21765a7 135static int __init s3c2410_pm_drvinit(void)
1da177e4 136{
4a858cfc 137 return subsys_interface_register(&s3c2410_pm_interface);
1da177e4
LT
138}
139
a21765a7 140arch_initcall(s3c2410_pm_drvinit);
f0176794 141
4a858cfc
KS
142static struct subsys_interface s3c2410a_pm_interface = {
143 .name = "s3c2410a_pm",
ea04018e 144 .subsys = &s3c2410a_subsys,
4a858cfc 145 .add_dev = s3c2410_pm_add,
f0176794
BD
146};
147
148static int __init s3c2410a_pm_drvinit(void)
149{
4a858cfc 150 return subsys_interface_register(&s3c2410a_pm_interface);
f0176794
BD
151}
152
153arch_initcall(s3c2410a_pm_drvinit);
a21765a7 154#endif
1da177e4 155
a21765a7 156#if defined(CONFIG_CPU_S3C2440)
4a858cfc
KS
157static struct subsys_interface s3c2440_pm_interface = {
158 .name = "s3c2440_pm",
159 .subsys = &s3c2440_subsys,
160 .add_dev = s3c2410_pm_add,
a21765a7 161};
1da177e4 162
a21765a7 163static int __init s3c2440_pm_drvinit(void)
1da177e4 164{
4a858cfc 165 return subsys_interface_register(&s3c2440_pm_interface);
1da177e4
LT
166}
167
a21765a7
BD
168arch_initcall(s3c2440_pm_drvinit);
169#endif
1da177e4 170
a21765a7 171#if defined(CONFIG_CPU_S3C2442)
4a858cfc
KS
172static struct subsys_interface s3c2442_pm_interface = {
173 .name = "s3c2442_pm",
174 .subsys = &s3c2442_subsys,
175 .add_dev = s3c2410_pm_add,
1da177e4
LT
176};
177
a21765a7 178static int __init s3c2442_pm_drvinit(void)
1da177e4 179{
4a858cfc 180 return subsys_interface_register(&s3c2442_pm_interface);
1da177e4 181}
a21765a7
BD
182
183arch_initcall(s3c2442_pm_drvinit);
184#endif
This page took 0.604 seconds and 5 git commands to generate.