ARM: mm: introduce present, faulting entries for PAGE_NONE
[deliverable/linux.git] / arch / arm / mach-s3c24xx / s3c2412.c
CommitLineData
a21765a7 1/* linux/arch/arm/mach-s3c2412/s3c2412.c
68d9ab39
BD
2 *
3 * Copyright (c) 2006 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
5 *
6 * http://armlinux.simtec.co.uk/.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
68d9ab39
BD
11*/
12
13#include <linux/kernel.h>
14#include <linux/types.h>
15#include <linux/interrupt.h>
16#include <linux/list.h>
17#include <linux/timer.h>
18#include <linux/init.h>
e425382e 19#include <linux/clk.h>
eca8c242 20#include <linux/delay.h>
4a858cfc 21#include <linux/device.h>
bb072c3c 22#include <linux/syscore_ops.h>
b6d1f542 23#include <linux/serial_core.h>
68d9ab39 24#include <linux/platform_device.h>
fced80c7 25#include <linux/io.h>
68d9ab39
BD
26
27#include <asm/mach/arch.h>
28#include <asm/mach/map.h>
29#include <asm/mach/irq.h>
30
a09e64fb 31#include <mach/hardware.h>
c84cbb24 32#include <asm/proc-fns.h>
68d9ab39 33#include <asm/irq.h>
9f97da78 34#include <asm/system_misc.h>
68d9ab39 35
e425382e
BD
36#include <plat/cpu-freq.h>
37
a09e64fb 38#include <mach/regs-clock.h>
a2b7ba9c 39#include <plat/regs-serial.h>
a09e64fb
RK
40#include <mach/regs-power.h>
41#include <mach/regs-gpio.h>
a09e64fb 42#include <mach/regs-dsc.h>
13622708 43#include <plat/regs-spi.h>
a09e64fb 44#include <mach/regs-s3c2412.h>
68d9ab39 45
d5120ae7 46#include <plat/s3c2412.h>
a2b7ba9c
BD
47#include <plat/cpu.h>
48#include <plat/devs.h>
d5120ae7 49#include <plat/clock.h>
a2b7ba9c 50#include <plat/pm.h>
e24b864a 51#include <plat/pll.h>
ef3f2dd4 52#include <plat/nand-core.h>
68d9ab39
BD
53
54#ifndef CONFIG_CPU_S3C2412_ONLY
55void __iomem *s3c24xx_va_gpio2 = S3C24XX_VA_GPIO;
50dedf16
BD
56
57static inline void s3c2412_init_gpio2(void)
58{
59 s3c24xx_va_gpio2 = S3C24XX_VA_GPIO + 0x10;
60}
61#else
62#define s3c2412_init_gpio2() do { } while(0)
68d9ab39
BD
63#endif
64
65/* Initial IO mappings */
66
67static struct map_desc s3c2412_iodesc[] __initdata = {
68 IODESC_ENT(CLKPWR),
68d9ab39 69 IODESC_ENT(TIMER),
68d9ab39 70 IODESC_ENT(WATCHDOG),
25400036
BD
71 {
72 .virtual = (unsigned long)S3C2412_VA_SSMC,
73 .pfn = __phys_to_pfn(S3C2412_PA_SSMC),
74 .length = SZ_1M,
75 .type = MT_DEVICE,
76 },
77 {
78 .virtual = (unsigned long)S3C2412_VA_EBI,
79 .pfn = __phys_to_pfn(S3C2412_PA_EBI),
80 .length = SZ_1M,
81 .type = MT_DEVICE,
82 },
68d9ab39
BD
83};
84
85/* uart registration process */
86
87void __init s3c2412_init_uarts(struct s3c2410_uartcfg *cfg, int no)
88{
89 s3c24xx_init_uartdevs("s3c2412-uart", s3c2410_uart_resources, cfg, no);
90
91 /* rename devices that are s3c2412/s3c2413 specific */
92 s3c_device_sdi.name = "s3c2412-sdi";
72d70d06 93 s3c_device_lcd.name = "s3c2412-lcd";
ef3f2dd4 94 s3c_nand_setname("s3c2412-nand");
e903382c 95
f3fb5a55
BD
96 /* alter IRQ of SDI controller */
97
98 s3c_device_sdi.resource[1].start = IRQ_S3C2412_SDI;
99 s3c_device_sdi.resource[1].end = IRQ_S3C2412_SDI;
100
e903382c
SSP
101 /* spi channel related changes, s3c2412/13 specific */
102 s3c_device_spi0.name = "s3c2412-spi";
103 s3c_device_spi0.resource[0].end = S3C24XX_PA_SPI + 0x24;
104 s3c_device_spi1.name = "s3c2412-spi";
105 s3c_device_spi1.resource[0].start = S3C24XX_PA_SPI + S3C2412_SPI1;
106 s3c_device_spi1.resource[0].end = S3C24XX_PA_SPI + S3C2412_SPI1 + 0x24;
107
68d9ab39
BD
108}
109
c84cbb24
BD
110/* s3c2412_idle
111 *
112 * use the standard idle call by ensuring the idle mode
113 * in power config, then issuing the idle co-processor
114 * instruction
115*/
116
117static void s3c2412_idle(void)
118{
119 unsigned long tmp;
120
121 /* ensure our idle mode is to go to idle */
122
123 tmp = __raw_readl(S3C2412_PWRCFG);
124 tmp &= ~S3C2412_PWRCFG_STANDBYWFI_MASK;
125 tmp |= S3C2412_PWRCFG_STANDBYWFI_IDLE;
126 __raw_writel(tmp, S3C2412_PWRCFG);
127
128 cpu_do_idle();
129}
130
57538975 131void s3c2412_restart(char mode, const char *cmd)
eca8c242 132{
57538975
HS
133 if (mode == 's')
134 soft_restart(0);
135
eca8c242
BD
136 /* errata "Watch-dog/Software Reset Problem" specifies that
137 * this reset must be done with the SYSCLK sourced from
138 * EXTCLK instead of FOUT to avoid a glitch in the reset
139 * mechanism.
140 *
141 * See the watchdog section of the S3C2412 manual for more
142 * information on this fix.
143 */
144
145 __raw_writel(0x00, S3C2412_CLKSRC);
146 __raw_writel(S3C2412_SWRST_RESET, S3C2412_SWRST);
147
148 mdelay(1);
149}
150
68d9ab39
BD
151/* s3c2412_map_io
152 *
153 * register the standard cpu IO areas, and any passed in from the
154 * machine specific initialisation.
155*/
156
74b265d4 157void __init s3c2412_map_io(void)
68d9ab39
BD
158{
159 /* move base of IO */
160
50dedf16 161 s3c2412_init_gpio2();
68d9ab39 162
c84cbb24
BD
163 /* set our idle function */
164
92311272 165 arm_pm_idle = s3c2412_idle;
c84cbb24 166
68d9ab39
BD
167 /* register our io-tables */
168
169 iotable_init(s3c2412_iodesc, ARRAY_SIZE(s3c2412_iodesc));
68d9ab39
BD
170}
171
e425382e 172void __init_or_cpufreq s3c2412_setup_clocks(void)
68d9ab39 173{
e425382e 174 struct clk *xtal_clk;
68d9ab39 175 unsigned long tmp;
e425382e 176 unsigned long xtal;
68d9ab39
BD
177 unsigned long fclk;
178 unsigned long hclk;
179 unsigned long pclk;
180
e425382e
BD
181 xtal_clk = clk_get(NULL, "xtal");
182 xtal = clk_get_rate(xtal_clk);
183 clk_put(xtal_clk);
184
68d9ab39
BD
185 /* now we've got our machine bits initialised, work out what
186 * clocks we've got */
187
e425382e 188 fclk = s3c24xx_get_pll(__raw_readl(S3C2410_MPLLCON), xtal * 2);
68d9ab39 189
cca851d7
BD
190 clk_mpll.rate = fclk;
191
68d9ab39
BD
192 tmp = __raw_readl(S3C2410_CLKDIVN);
193
194 /* work out clock scalings */
195
196 hclk = fclk / ((tmp & S3C2412_CLKDIVN_HDIVN_MASK) + 1);
1017be88 197 hclk /= ((tmp & S3C2412_CLKDIVN_ARMDIVN) ? 2 : 1);
68d9ab39
BD
198 pclk = hclk / ((tmp & S3C2412_CLKDIVN_PDIVN) ? 2 : 1);
199
200 /* print brieft summary of clocks, etc */
201
202 printk("S3C2412: core %ld.%03ld MHz, memory %ld.%03ld MHz, peripheral %ld.%03ld MHz\n",
203 print_mhz(fclk), print_mhz(hclk), print_mhz(pclk));
204
e425382e
BD
205 s3c24xx_setup_clocks(fclk, hclk, pclk);
206}
207
208void __init s3c2412_init_clocks(int xtal)
209{
68d9ab39
BD
210 /* initialise the clocks here, to allow other things like the
211 * console to use them
212 */
213
e425382e
BD
214 s3c24xx_register_baseclocks(xtal);
215 s3c2412_setup_clocks();
68d9ab39
BD
216 s3c2412_baseclk_add();
217}
218
4a858cfc 219/* need to register the subsystem before we actually register the device, and
68d9ab39
BD
220 * we also need to ensure that it has been initialised before any of the
221 * drivers even try to use it (even if not on an s3c2412 based system)
222 * as a driver which may support both 2410 and 2440 may try and use it.
223*/
224
4a858cfc 225struct bus_type s3c2412_subsys = {
af5ca3f4 226 .name = "s3c2412-core",
4a858cfc 227 .dev_name = "s3c2412-core",
68d9ab39
BD
228};
229
230static int __init s3c2412_core_init(void)
231{
4a858cfc 232 return subsys_system_register(&s3c2412_subsys, NULL);
68d9ab39
BD
233}
234
235core_initcall(s3c2412_core_init);
236
4a858cfc
KS
237static struct device s3c2412_dev = {
238 .bus = &s3c2412_subsys,
68d9ab39
BD
239};
240
241int __init s3c2412_init(void)
242{
243 printk("S3C2412: Initialising architecture\n");
244
fb630b9f 245#ifdef CONFIG_PM
bb072c3c 246 register_syscore_ops(&s3c2412_pm_syscore_ops);
fb630b9f 247#endif
bb072c3c
RW
248 register_syscore_ops(&s3c24xx_irq_syscore_ops);
249
4a858cfc 250 return device_register(&s3c2412_dev);
68d9ab39 251}
This page took 0.463241 seconds and 5 git commands to generate.