ARM: S5PV210: Add DM9000 support on SMDKV210
[deliverable/linux.git] / arch / arm / mach-s5pv210 / include / mach / map.h
CommitLineData
939d28aa
KK
1/* linux/arch/arm/mach-s5pv210/include/mach/map.h
2 *
3 * Copyright (c) 2010 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com/
5 *
6 * S5PV210 - Memory map definitions
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#ifndef __ASM_ARCH_MAP_H
14#define __ASM_ARCH_MAP_H __FILE__
15
16#include <plat/map-base.h>
17#include <plat/map-s5p.h>
18
9b580cdb
TA
19#define S5PV210_PA_SROM_BANK5 (0xA8000000)
20
999304be 21#define S5PC110_PA_ONENAND (0xB0000000)
13904fba
KK
22#define S5P_PA_ONENAND S5PC110_PA_ONENAND
23
999304be 24#define S5PC110_PA_ONENAND_DMA (0xB0600000)
13904fba 25#define S5P_PA_ONENAND_DMA S5PC110_PA_ONENAND_DMA
999304be 26
939d28aa
KK
27#define S5PV210_PA_CHIPID (0xE0000000)
28#define S5P_PA_CHIPID S5PV210_PA_CHIPID
29
30#define S5PV210_PA_SYSCON (0xE0100000)
31#define S5P_PA_SYSCON S5PV210_PA_SYSCON
32
33#define S5PV210_PA_GPIO (0xE0200000)
939d28aa 34
f0c303a6
JB
35/* SPI */
36#define S5PV210_PA_SPI0 0xE1300000
37#define S5PV210_PA_SPI1 0xE1400000
38
e7d0628c
JS
39#define S5PV210_PA_KEYPAD (0xE1600000)
40
939d28aa 41#define S5PV210_PA_IIC0 (0xE1800000)
c8d833bf
MS
42#define S5PV210_PA_IIC1 (0xFAB00000)
43#define S5PV210_PA_IIC2 (0xE1A00000)
939d28aa
KK
44
45#define S5PV210_PA_TIMER (0xE2500000)
46#define S5P_PA_TIMER S5PV210_PA_TIMER
47
48#define S5PV210_PA_SYSTIMER (0xE2600000)
49
5b7d7b22
BG
50#define S5PV210_PA_WATCHDOG (0xE2700000)
51
f5807269 52#define S5PV210_PA_RTC (0xE2800000)
939d28aa
KK
53#define S5PV210_PA_UART (0xE2900000)
54
55#define S5P_PA_UART0 (S5PV210_PA_UART + 0x0)
56#define S5P_PA_UART1 (S5PV210_PA_UART + 0x400)
57#define S5P_PA_UART2 (S5PV210_PA_UART + 0x800)
58#define S5P_PA_UART3 (S5PV210_PA_UART + 0xC00)
59
60#define S5P_SZ_UART SZ_256
61
dc425471
SK
62#define S3C_VA_UARTx(x) (S3C_VA_UART + ((x) * S3C_UART_OFFSET))
63
939d28aa 64#define S5PV210_PA_SROMC (0xE8000000)
be297f03 65#define S5P_PA_SROMC S5PV210_PA_SROMC
939d28aa 66
4b9a5ad5
AK
67#define S5PV210_PA_CFCON (0xE8200000)
68
7d1a2077
JB
69#define S5PV210_PA_MDMA 0xFA200000
70#define S5PV210_PA_PDMA0 0xE0900000
71#define S5PV210_PA_PDMA1 0xE0A00000
72
5b696a67
MS
73#define S5PV210_PA_FB (0xF8000000)
74
33c14ff8
SN
75#define S5PV210_PA_FIMC0 (0xFB200000)
76#define S5PV210_PA_FIMC1 (0xFB300000)
77#define S5PV210_PA_FIMC2 (0xFB400000)
78
e6f66a9f
MS
79#define S5PV210_PA_HSMMC(x) (0xEB000000 + ((x) * 0x100000))
80
ca1931ca
MS
81#define S5PV210_PA_HSOTG (0xEC000000)
82#define S5PV210_PA_HSPHY (0xEC100000)
83
939d28aa 84#define S5PV210_PA_VIC0 (0xF2000000)
939d28aa 85#define S5PV210_PA_VIC1 (0xF2100000)
939d28aa 86#define S5PV210_PA_VIC2 (0xF2200000)
939d28aa 87#define S5PV210_PA_VIC3 (0xF2300000)
939d28aa
KK
88
89#define S5PV210_PA_SDRAM (0x20000000)
90#define S5P_PA_SDRAM S5PV210_PA_SDRAM
91
494edadd
SY
92/* S/PDIF */
93#define S5PV210_PA_SPDIF 0xE1100000
94
602bf0cf
JB
95/* I2S */
96#define S5PV210_PA_IIS0 0xEEE30000
97#define S5PV210_PA_IIS1 0xE2100000
98#define S5PV210_PA_IIS2 0xE2A00000
99
100/* PCM */
101#define S5PV210_PA_PCM0 0xE2300000
102#define S5PV210_PA_PCM1 0xE1200000
103#define S5PV210_PA_PCM2 0xE2B00000
104
105/* AC97 */
106#define S5PV210_PA_AC97 0xE2200000
107
41d8289d
NKC
108#define S5PV210_PA_ADC (0xE1700000)
109
1d826d14
JL
110#define S5PV210_PA_DMC0 (0xF0000000)
111#define S5PV210_PA_DMC1 (0xF1400000)
112
939d28aa
KK
113/* compatibiltiy defines. */
114#define S3C_PA_UART S5PV210_PA_UART
e6f66a9f
MS
115#define S3C_PA_HSMMC0 S5PV210_PA_HSMMC(0)
116#define S3C_PA_HSMMC1 S5PV210_PA_HSMMC(1)
117#define S3C_PA_HSMMC2 S5PV210_PA_HSMMC(2)
976a62f2 118#define S3C_PA_HSMMC3 S5PV210_PA_HSMMC(3)
939d28aa 119#define S3C_PA_IIC S5PV210_PA_IIC0
c8d833bf
MS
120#define S3C_PA_IIC1 S5PV210_PA_IIC1
121#define S3C_PA_IIC2 S5PV210_PA_IIC2
5b696a67 122#define S3C_PA_FB S5PV210_PA_FB
f5807269 123#define S3C_PA_RTC S5PV210_PA_RTC
5b7d7b22 124#define S3C_PA_WDT S5PV210_PA_WATCHDOG
ca1931ca 125#define S3C_PA_USB_HSOTG S5PV210_PA_HSOTG
33c14ff8
SN
126#define S5P_PA_FIMC0 S5PV210_PA_FIMC0
127#define S5P_PA_FIMC1 S5PV210_PA_FIMC1
128#define S5P_PA_FIMC2 S5PV210_PA_FIMC2
939d28aa 129
41d8289d 130#define SAMSUNG_PA_ADC S5PV210_PA_ADC
4b9a5ad5 131#define SAMSUNG_PA_CFCON S5PV210_PA_CFCON
e7d0628c 132#define SAMSUNG_PA_KEYPAD S5PV210_PA_KEYPAD
939d28aa
KK
133
134#endif /* __ASM_ARCH_MAP_H */
This page took 0.066087 seconds and 5 git commands to generate.