Commit | Line | Data |
---|---|---|
0b25e25b JL |
1 | /* |
2 | * CPU idle driver for Tegra CPUs | |
3 | * | |
4 | * Copyright (c) 2010-2012, NVIDIA Corporation. | |
5 | * Copyright (c) 2011 Google, Inc. | |
6 | * Author: Colin Cross <ccross@android.com> | |
7 | * Gary King <gking@nvidia.com> | |
8 | * | |
9 | * Rework for 3.3 by Peter De Schrijver <pdeschrijver@nvidia.com> | |
10 | * | |
11 | * This program is free software; you can redistribute it and/or modify | |
12 | * it under the terms of the GNU General Public License as published by | |
13 | * the Free Software Foundation; either version 2 of the License, or | |
14 | * (at your option) any later version. | |
15 | * | |
16 | * This program is distributed in the hope that it will be useful, but WITHOUT | |
17 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | |
18 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for | |
19 | * more details. | |
20 | */ | |
21 | ||
a0524acc | 22 | #include <linux/clk/tegra.h> |
a0b41224 | 23 | #include <linux/tick.h> |
0b25e25b | 24 | #include <linux/cpuidle.h> |
d457ef35 | 25 | #include <linux/cpu_pm.h> |
a0524acc TR |
26 | #include <linux/kernel.h> |
27 | #include <linux/module.h> | |
0b25e25b JL |
28 | |
29 | #include <asm/cpuidle.h> | |
d457ef35 | 30 | #include <asm/smp_plat.h> |
a0524acc | 31 | #include <asm/suspend.h> |
d457ef35 JL |
32 | |
33 | #include "pm.h" | |
34 | #include "sleep.h" | |
35 | ||
36 | #ifdef CONFIG_PM_SLEEP | |
37 | static int tegra30_idle_lp2(struct cpuidle_device *dev, | |
38 | struct cpuidle_driver *drv, | |
39 | int index); | |
40 | #endif | |
0b25e25b JL |
41 | |
42 | static struct cpuidle_driver tegra_idle_driver = { | |
43 | .name = "tegra_idle", | |
44 | .owner = THIS_MODULE, | |
d457ef35 JL |
45 | #ifdef CONFIG_PM_SLEEP |
46 | .state_count = 2, | |
47 | #else | |
0b25e25b | 48 | .state_count = 1, |
d457ef35 | 49 | #endif |
0b25e25b JL |
50 | .states = { |
51 | [0] = ARM_CPUIDLE_WFI_STATE_PWR(600), | |
d457ef35 JL |
52 | #ifdef CONFIG_PM_SLEEP |
53 | [1] = { | |
54 | .enter = tegra30_idle_lp2, | |
55 | .exit_latency = 2000, | |
56 | .target_residency = 2200, | |
57 | .power_usage = 0, | |
d457ef35 JL |
58 | .name = "powered-down", |
59 | .desc = "CPU power gated", | |
60 | }, | |
61 | #endif | |
0b25e25b JL |
62 | }, |
63 | }; | |
64 | ||
d457ef35 | 65 | #ifdef CONFIG_PM_SLEEP |
d552920a JL |
66 | static bool tegra30_cpu_cluster_power_down(struct cpuidle_device *dev, |
67 | struct cpuidle_driver *drv, | |
68 | int index) | |
69 | { | |
d552920a JL |
70 | /* All CPUs entering LP2 is not working. |
71 | * Don't let CPU0 enter LP2 when any secondary CPU is online. | |
72 | */ | |
73 | if (num_online_cpus() > 1 || !tegra_cpu_rail_off_ready()) { | |
74 | cpu_do_idle(); | |
75 | return false; | |
76 | } | |
77 | ||
a0b41224 | 78 | tick_broadcast_enter(); |
d552920a | 79 | |
4d82d058 | 80 | tegra_idle_lp2_last(); |
d552920a | 81 | |
a0b41224 | 82 | tick_broadcast_exit(); |
d552920a JL |
83 | |
84 | return true; | |
85 | } | |
86 | ||
d457ef35 JL |
87 | #ifdef CONFIG_SMP |
88 | static bool tegra30_cpu_core_power_down(struct cpuidle_device *dev, | |
89 | struct cpuidle_driver *drv, | |
90 | int index) | |
91 | { | |
a0b41224 | 92 | tick_broadcast_enter(); |
d457ef35 JL |
93 | |
94 | smp_wmb(); | |
95 | ||
d457ef35 JL |
96 | cpu_suspend(0, tegra30_sleep_cpu_secondary_finish); |
97 | ||
a0b41224 | 98 | tick_broadcast_exit(); |
d457ef35 JL |
99 | |
100 | return true; | |
101 | } | |
102 | #else | |
103 | static inline bool tegra30_cpu_core_power_down(struct cpuidle_device *dev, | |
104 | struct cpuidle_driver *drv, | |
105 | int index) | |
106 | { | |
107 | return true; | |
108 | } | |
109 | #endif | |
110 | ||
8c627fa6 JL |
111 | static int tegra30_idle_lp2(struct cpuidle_device *dev, |
112 | struct cpuidle_driver *drv, | |
113 | int index) | |
d457ef35 | 114 | { |
d457ef35 | 115 | bool entered_lp2 = false; |
d552920a | 116 | bool last_cpu; |
d457ef35 JL |
117 | |
118 | local_fiq_disable(); | |
119 | ||
8f6a0b65 | 120 | last_cpu = tegra_set_cpu_in_lp2(); |
d457ef35 JL |
121 | cpu_pm_enter(); |
122 | ||
8f6a0b65 | 123 | if (dev->cpu == 0) { |
d552920a JL |
124 | if (last_cpu) |
125 | entered_lp2 = tegra30_cpu_cluster_power_down(dev, drv, | |
126 | index); | |
127 | else | |
128 | cpu_do_idle(); | |
129 | } else { | |
d457ef35 | 130 | entered_lp2 = tegra30_cpu_core_power_down(dev, drv, index); |
d552920a | 131 | } |
d457ef35 JL |
132 | |
133 | cpu_pm_exit(); | |
8f6a0b65 | 134 | tegra_clear_cpu_in_lp2(); |
d457ef35 JL |
135 | |
136 | local_fiq_enable(); | |
137 | ||
138 | smp_rmb(); | |
139 | ||
140 | return (entered_lp2) ? index : 0; | |
141 | } | |
142 | #endif | |
143 | ||
0b25e25b JL |
144 | int __init tegra30_cpuidle_init(void) |
145 | { | |
f040c26f | 146 | return cpuidle_register(&tegra_idle_driver, NULL); |
0b25e25b | 147 | } |