Merge git://git.kernel.org/pub/scm/linux/kernel/git/herbert/crypto-2.6
[deliverable/linux.git] / arch / arm / mach-tegra / sleep.S
CommitLineData
c76fcc8a
PDS
1/*
2 * arch/arm/mach-tegra/sleep.S
3 *
4 * Copyright (c) 2010-2011, NVIDIA Corporation.
5 * Copyright (c) 2011, Google, Inc.
6 *
7 * Author: Colin Cross <ccross@android.com>
8 * Gary King <gking@nvidia.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful, but WITHOUT
16 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 * more details.
19 *
20 * You should have received a copy of the GNU General Public License along
21 * with this program; if not, write to the Free Software Foundation, Inc.,
22 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
23 */
24
25#include <linux/linkage.h>
7175f80b
SW
26
27#include <asm/assembler.h>
d552920a 28#include <asm/cache.h>
d457ef35 29#include <asm/cp15.h>
29a0e7be 30#include <asm/hardware/cache-l2x0.h>
7175f80b 31
2be39c07 32#include "iomap.h"
c76fcc8a
PDS
33
34#include "flowctrl.h"
c2be5bfc 35#include "sleep.h"
c76fcc8a 36
1d328606
JL
37#define CLK_RESET_CCLK_BURST 0x20
38#define CLK_RESET_CCLK_DIVIDER 0x24
39
57886616 40#if defined(CONFIG_HOTPLUG_CPU) || defined(CONFIG_PM_SLEEP)
d457ef35
JL
41/*
42 * tegra_disable_clean_inv_dcache
43 *
44 * disable, clean & invalidate the D-cache
45 *
46 * Corrupted registers: r1-r3, r6, r8, r9-r11
47 */
48ENTRY(tegra_disable_clean_inv_dcache)
49 stmfd sp!, {r0, r4-r5, r7, r9-r11, lr}
50 dmb @ ensure ordering
51
52 /* Disable the D-cache */
53 mrc p15, 0, r2, c1, c0, 0
54 bic r2, r2, #CR_C
55 mcr p15, 0, r2, c1, c0, 0
56 isb
57
58 /* Flush the D-cache */
59 bl v7_flush_dcache_louis
60
61 /* Trun off coherency */
62 exit_smp r4, r5
63
64 ldmfd sp!, {r0, r4-r5, r7, r9-r11, pc}
65ENDPROC(tegra_disable_clean_inv_dcache)
57886616 66#endif
d457ef35 67
57886616 68#ifdef CONFIG_PM_SLEEP
d552920a
JL
69/*
70 * tegra_sleep_cpu_finish(unsigned long v2p)
71 *
72 * enters suspend in LP2 by turning off the mmu and jumping to
73 * tegra?_tear_down_cpu
74 */
75ENTRY(tegra_sleep_cpu_finish)
76 /* Flush and disable the L1 data cache */
77 bl tegra_disable_clean_inv_dcache
78
79 mov32 r6, tegra_tear_down_cpu
80 ldr r1, [r6]
81 add r1, r1, r0
82
83 mov32 r3, tegra_shut_off_mmu
84 add r3, r3, r0
85 mov r0, r1
86
87 mov pc, r3
88ENDPROC(tegra_sleep_cpu_finish)
89
90/*
91 * tegra_shut_off_mmu
92 *
93 * r0 = physical address to jump to with mmu off
94 *
95 * called with VA=PA mapping
96 * turns off MMU, icache, dcache and branch prediction
97 */
98 .align L1_CACHE_SHIFT
99 .pushsection .idmap.text, "ax"
100ENTRY(tegra_shut_off_mmu)
101 mrc p15, 0, r3, c1, c0, 0
102 movw r2, #CR_I | CR_Z | CR_C | CR_M
103 bic r3, r3, r2
104 dsb
105 mcr p15, 0, r3, c1, c0, 0
106 isb
29a0e7be
JL
107#ifdef CONFIG_CACHE_L2X0
108 /* Disable L2 cache */
109 mov32 r4, TEGRA_ARM_PERIF_BASE + 0x3000
110 mov r5, #0
111 str r5, [r4, #L2X0_CTRL]
112#endif
d552920a
JL
113 mov pc, r0
114ENDPROC(tegra_shut_off_mmu)
115 .popsection
1d328606
JL
116
117/*
118 * tegra_switch_cpu_to_pllp
119 *
120 * In LP2 the normal cpu clock pllx will be turned off. Switch the CPU to pllp
121 */
122ENTRY(tegra_switch_cpu_to_pllp)
123 /* in LP2 idle (SDRAM active), set the CPU burst policy to PLLP */
124 mov32 r5, TEGRA_CLK_RESET_BASE
125 mov r0, #(2 << 28) @ burst policy = run mode
126 orr r0, r0, #(4 << 4) @ use PLLP in run mode burst
127 str r0, [r5, #CLK_RESET_CCLK_BURST]
128 mov r0, #0
129 str r0, [r5, #CLK_RESET_CCLK_DIVIDER]
130 mov pc, lr
131ENDPROC(tegra_switch_cpu_to_pllp)
d457ef35 132#endif
This page took 0.086202 seconds and 5 git commands to generate.