ARM: rationalize versatile family Kconfig/Makefile
[deliverable/linux.git] / arch / arm / mach-versatile / core.c
CommitLineData
1da177e4
LT
1/*
2 * linux/arch/arm/mach-versatile/core.c
3 *
4 * Copyright (C) 1999 - 2003 ARM Limited
5 * Copyright (C) 2000 Deep Blue Solutions Ltd
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
1da177e4
LT
21#include <linux/init.h>
22#include <linux/device.h>
23#include <linux/dma-mapping.h>
d052d1be 24#include <linux/platform_device.h>
1da177e4
LT
25#include <linux/sysdev.h>
26#include <linux/interrupt.h>
a62c80e5
RK
27#include <linux/amba/bus.h>
28#include <linux/amba/clcd.h>
bbeddc43 29#include <linux/amba/pl061.h>
6ef297f8 30#include <linux/amba/mmci.h>
ef6f4b12 31#include <linux/amba/pl022.h>
fced80c7 32#include <linux/io.h>
5a0e3ad6 33#include <linux/gfp.h>
6d803ba7 34#include <linux/clkdev.h>
1da177e4
LT
35
36#include <asm/system.h>
1da177e4
LT
37#include <asm/irq.h>
38#include <asm/leds.h>
b720f732 39#include <asm/hardware/arm_timer.h>
c5a0adb5 40#include <asm/hardware/icst.h>
fa0fe48f 41#include <asm/hardware/vic.h>
dc5bc8f1 42#include <asm/mach-types.h>
1da177e4
LT
43
44#include <asm/mach/arch.h>
45#include <asm/mach/flash.h>
46#include <asm/mach/irq.h>
47#include <asm/mach/time.h>
48#include <asm/mach/map.h>
a285edcf
RK
49#include <mach/hardware.h>
50#include <mach/platform.h>
8a9618f5 51#include <asm/hardware/timer-sp.h>
1da177e4 52
3414ba8c 53#include <plat/clcd.h>
1da0c89c
RK
54#include <plat/sched_clock.h>
55
1da177e4 56#include "core.h"
1da177e4
LT
57
58/*
59 * All IO addresses are mapped onto VA 0xFFFx.xxxx, where x.xxxx
60 * is the (PA >> 12).
61 *
62 * Setup a VA for the Versatile Vectored Interrupt Controller.
63 */
2ad4f86b
AV
64#define VA_VIC_BASE __io_address(VERSATILE_VIC_BASE)
65#define VA_SIC_BASE __io_address(VERSATILE_SIC_BASE)
1da177e4 66
80cf22c4 67static void sic_mask_irq(struct irq_data *d)
1da177e4 68{
80cf22c4
LB
69 unsigned int irq = d->irq - IRQ_SIC_START;
70
1da177e4
LT
71 writel(1 << irq, VA_SIC_BASE + SIC_IRQ_ENABLE_CLEAR);
72}
73
80cf22c4 74static void sic_unmask_irq(struct irq_data *d)
1da177e4 75{
80cf22c4
LB
76 unsigned int irq = d->irq - IRQ_SIC_START;
77
1da177e4
LT
78 writel(1 << irq, VA_SIC_BASE + SIC_IRQ_ENABLE_SET);
79}
80
38c677cb 81static struct irq_chip sic_chip = {
80cf22c4
LB
82 .name = "SIC",
83 .irq_ack = sic_mask_irq,
84 .irq_mask = sic_mask_irq,
85 .irq_unmask = sic_unmask_irq,
1da177e4
LT
86};
87
88static void
10dd5ce2 89sic_handle_irq(unsigned int irq, struct irq_desc *desc)
1da177e4
LT
90{
91 unsigned long status = readl(VA_SIC_BASE + SIC_IRQ_STATUS);
92
93 if (status == 0) {
0cd61b68 94 do_bad_IRQ(irq, desc);
1da177e4
LT
95 return;
96 }
97
98 do {
99 irq = ffs(status) - 1;
100 status &= ~(1 << irq);
101
102 irq += IRQ_SIC_START;
103
d8aa0251 104 generic_handle_irq(irq);
1da177e4
LT
105 } while (status);
106}
107
108#if 1
109#define IRQ_MMCI0A IRQ_VICSOURCE22
110#define IRQ_AACI IRQ_VICSOURCE24
111#define IRQ_ETH IRQ_VICSOURCE25
112#define PIC_MASK 0xFFD00000
113#else
114#define IRQ_MMCI0A IRQ_SIC_MMCI0A
115#define IRQ_AACI IRQ_SIC_AACI
116#define IRQ_ETH IRQ_SIC_ETH
117#define PIC_MASK 0
118#endif
119
120void __init versatile_init_irq(void)
121{
fa0fe48f 122 unsigned int i;
1da177e4 123
c07f87f2 124 vic_init(VA_VIC_BASE, IRQ_VIC_START, ~0, 0);
1da177e4 125
56f1319e 126 set_irq_chained_handler(IRQ_VICSOURCE31, sic_handle_irq);
1da177e4
LT
127
128 /* Do second interrupt controller */
129 writel(~0, VA_SIC_BASE + SIC_IRQ_ENABLE_CLEAR);
130
131 for (i = IRQ_SIC_START; i <= IRQ_SIC_END; i++) {
132 if ((PIC_MASK & (1 << (i - IRQ_SIC_START))) == 0) {
133 set_irq_chip(i, &sic_chip);
10dd5ce2 134 set_irq_handler(i, handle_level_irq);
1da177e4
LT
135 set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
136 }
137 }
138
139 /*
140 * Interrupts on secondary controller from 0 to 8 are routed to
141 * source 31 on PIC.
142 * Interrupts from 21 to 31 are routed directly to the VIC on
143 * the corresponding number on primary controller. This is controlled
144 * by setting PIC_ENABLEx.
145 */
146 writel(PIC_MASK, VA_SIC_BASE + SIC_INT_PIC_ENABLE);
147}
148
149static struct map_desc versatile_io_desc[] __initdata = {
1311521f
DS
150 {
151 .virtual = IO_ADDRESS(VERSATILE_SYS_BASE),
152 .pfn = __phys_to_pfn(VERSATILE_SYS_BASE),
153 .length = SZ_4K,
154 .type = MT_DEVICE
155 }, {
156 .virtual = IO_ADDRESS(VERSATILE_SIC_BASE),
157 .pfn = __phys_to_pfn(VERSATILE_SIC_BASE),
158 .length = SZ_4K,
159 .type = MT_DEVICE
160 }, {
161 .virtual = IO_ADDRESS(VERSATILE_VIC_BASE),
162 .pfn = __phys_to_pfn(VERSATILE_VIC_BASE),
163 .length = SZ_4K,
164 .type = MT_DEVICE
165 }, {
166 .virtual = IO_ADDRESS(VERSATILE_SCTL_BASE),
167 .pfn = __phys_to_pfn(VERSATILE_SCTL_BASE),
168 .length = SZ_4K * 9,
169 .type = MT_DEVICE
170 },
1da177e4 171#ifdef CONFIG_MACH_VERSATILE_AB
1311521f
DS
172 {
173 .virtual = IO_ADDRESS(VERSATILE_GPIO0_BASE),
174 .pfn = __phys_to_pfn(VERSATILE_GPIO0_BASE),
175 .length = SZ_4K,
176 .type = MT_DEVICE
177 }, {
178 .virtual = IO_ADDRESS(VERSATILE_IB2_BASE),
179 .pfn = __phys_to_pfn(VERSATILE_IB2_BASE),
180 .length = SZ_64M,
181 .type = MT_DEVICE
182 },
1da177e4
LT
183#endif
184#ifdef CONFIG_DEBUG_LL
1311521f
DS
185 {
186 .virtual = IO_ADDRESS(VERSATILE_UART0_BASE),
187 .pfn = __phys_to_pfn(VERSATILE_UART0_BASE),
188 .length = SZ_4K,
189 .type = MT_DEVICE
190 },
1da177e4 191#endif
c0da085a 192#ifdef CONFIG_PCI
1311521f
DS
193 {
194 .virtual = IO_ADDRESS(VERSATILE_PCI_CORE_BASE),
195 .pfn = __phys_to_pfn(VERSATILE_PCI_CORE_BASE),
196 .length = SZ_4K,
197 .type = MT_DEVICE
198 }, {
399ad77b 199 .virtual = (unsigned long)VERSATILE_PCI_VIRT_BASE,
1311521f
DS
200 .pfn = __phys_to_pfn(VERSATILE_PCI_BASE),
201 .length = VERSATILE_PCI_BASE_SIZE,
202 .type = MT_DEVICE
203 }, {
399ad77b 204 .virtual = (unsigned long)VERSATILE_PCI_CFG_VIRT_BASE,
1311521f
DS
205 .pfn = __phys_to_pfn(VERSATILE_PCI_CFG_BASE),
206 .length = VERSATILE_PCI_CFG_BASE_SIZE,
207 .type = MT_DEVICE
208 },
c0da085a 209#if 0
1311521f
DS
210 {
211 .virtual = VERSATILE_PCI_VIRT_MEM_BASE0,
212 .pfn = __phys_to_pfn(VERSATILE_PCI_MEM_BASE0),
213 .length = SZ_16M,
214 .type = MT_DEVICE
215 }, {
216 .virtual = VERSATILE_PCI_VIRT_MEM_BASE1,
217 .pfn = __phys_to_pfn(VERSATILE_PCI_MEM_BASE1),
218 .length = SZ_16M,
219 .type = MT_DEVICE
220 }, {
221 .virtual = VERSATILE_PCI_VIRT_MEM_BASE2,
222 .pfn = __phys_to_pfn(VERSATILE_PCI_MEM_BASE2),
223 .length = SZ_16M,
224 .type = MT_DEVICE
225 },
c0da085a 226#endif
1da177e4
LT
227#endif
228};
229
230void __init versatile_map_io(void)
231{
232 iotable_init(versatile_io_desc, ARRAY_SIZE(versatile_io_desc));
233}
234
1da177e4 235
2ad4f86b 236#define VERSATILE_FLASHCTRL (__io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_FLASH_OFFSET)
1da177e4
LT
237
238static int versatile_flash_init(void)
239{
240 u32 val;
241
242 val = __raw_readl(VERSATILE_FLASHCTRL);
243 val &= ~VERSATILE_FLASHPROG_FLVPPEN;
244 __raw_writel(val, VERSATILE_FLASHCTRL);
245
246 return 0;
247}
248
249static void versatile_flash_exit(void)
250{
251 u32 val;
252
253 val = __raw_readl(VERSATILE_FLASHCTRL);
254 val &= ~VERSATILE_FLASHPROG_FLVPPEN;
255 __raw_writel(val, VERSATILE_FLASHCTRL);
256}
257
258static void versatile_flash_set_vpp(int on)
259{
260 u32 val;
261
262 val = __raw_readl(VERSATILE_FLASHCTRL);
263 if (on)
264 val |= VERSATILE_FLASHPROG_FLVPPEN;
265 else
266 val &= ~VERSATILE_FLASHPROG_FLVPPEN;
267 __raw_writel(val, VERSATILE_FLASHCTRL);
268}
269
270static struct flash_platform_data versatile_flash_data = {
271 .map_name = "cfi_probe",
272 .width = 4,
273 .init = versatile_flash_init,
274 .exit = versatile_flash_exit,
275 .set_vpp = versatile_flash_set_vpp,
276};
277
278static struct resource versatile_flash_resource = {
279 .start = VERSATILE_FLASH_BASE,
a0c5a645 280 .end = VERSATILE_FLASH_BASE + VERSATILE_FLASH_SIZE - 1,
1da177e4
LT
281 .flags = IORESOURCE_MEM,
282};
283
284static struct platform_device versatile_flash_device = {
285 .name = "armflash",
286 .id = 0,
287 .dev = {
288 .platform_data = &versatile_flash_data,
289 },
290 .num_resources = 1,
291 .resource = &versatile_flash_resource,
292};
293
294static struct resource smc91x_resources[] = {
295 [0] = {
296 .start = VERSATILE_ETH_BASE,
297 .end = VERSATILE_ETH_BASE + SZ_64K - 1,
298 .flags = IORESOURCE_MEM,
299 },
300 [1] = {
301 .start = IRQ_ETH,
302 .end = IRQ_ETH,
303 .flags = IORESOURCE_IRQ,
304 },
305};
306
307static struct platform_device smc91x_device = {
308 .name = "smc91x",
309 .id = 0,
310 .num_resources = ARRAY_SIZE(smc91x_resources),
311 .resource = smc91x_resources,
312};
313
6b65cd74
RK
314static struct resource versatile_i2c_resource = {
315 .start = VERSATILE_I2C_BASE,
316 .end = VERSATILE_I2C_BASE + SZ_4K - 1,
317 .flags = IORESOURCE_MEM,
318};
319
320static struct platform_device versatile_i2c_device = {
321 .name = "versatile-i2c",
533ad5e6 322 .id = 0,
6b65cd74
RK
323 .num_resources = 1,
324 .resource = &versatile_i2c_resource,
325};
326
533ad5e6
CM
327static struct i2c_board_info versatile_i2c_board_info[] = {
328 {
64e8be6e 329 I2C_BOARD_INFO("ds1338", 0xd0 >> 1),
533ad5e6
CM
330 },
331};
332
333static int __init versatile_i2c_init(void)
334{
335 return i2c_register_board_info(0, versatile_i2c_board_info,
336 ARRAY_SIZE(versatile_i2c_board_info));
337}
338arch_initcall(versatile_i2c_init);
339
2ad4f86b 340#define VERSATILE_SYSMCI (__io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_MCI_OFFSET)
1da177e4
LT
341
342unsigned int mmc_status(struct device *dev)
343{
344 struct amba_device *adev = container_of(dev, struct amba_device, dev);
345 u32 mask;
346
347 if (adev->res.start == VERSATILE_MMCI0_BASE)
348 mask = 1;
349 else
350 mask = 2;
351
352 return readl(VERSATILE_SYSMCI) & mask;
353}
354
6ef297f8 355static struct mmci_platform_data mmc0_plat_data = {
1da177e4
LT
356 .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
357 .status = mmc_status,
7fb2bbf4
RK
358 .gpio_wp = -1,
359 .gpio_cd = -1,
1da177e4
LT
360};
361
d161edfb
LW
362static struct resource char_lcd_resources[] = {
363 {
364 .start = VERSATILE_CHAR_LCD_BASE,
365 .end = (VERSATILE_CHAR_LCD_BASE + SZ_4K - 1),
366 .flags = IORESOURCE_MEM,
367 },
368};
369
370static struct platform_device char_lcd_device = {
371 .name = "arm-charlcd",
372 .id = -1,
373 .num_resources = ARRAY_SIZE(char_lcd_resources),
374 .resource = char_lcd_resources,
375};
376
1da177e4
LT
377/*
378 * Clock handling
379 */
39c0cb02 380static const struct icst_params versatile_oscvco_params = {
64fceb1d 381 .ref = 24000000,
4de2edbd 382 .vco_max = ICST307_VCO_MAX,
e73a46a3 383 .vco_min = ICST307_VCO_MIN,
1da177e4
LT
384 .vd_min = 4 + 8,
385 .vd_max = 511 + 8,
386 .rd_min = 1 + 2,
387 .rd_max = 127 + 2,
232eaf7f
RK
388 .s2div = icst307_s2div,
389 .idx2s = icst307_idx2s,
1da177e4
LT
390};
391
39c0cb02 392static void versatile_oscvco_set(struct clk *clk, struct icst_vco vco)
1da177e4 393{
d1914c7e 394 void __iomem *sys_lock = __io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_LOCK_OFFSET;
1da177e4
LT
395 u32 val;
396
d1914c7e 397 val = readl(clk->vcoreg) & ~0x7ffff;
1da177e4
LT
398 val |= vco.v | (vco.r << 9) | (vco.s << 16);
399
400 writel(0xa05f, sys_lock);
d1914c7e 401 writel(val, clk->vcoreg);
1da177e4
LT
402 writel(0, sys_lock);
403}
404
9bf5b2ef
RK
405static const struct clk_ops osc4_clk_ops = {
406 .round = icst_clk_round,
407 .set = icst_clk_set,
408 .setvco = versatile_oscvco_set,
409};
410
71a06da0 411static struct clk osc4_clk = {
9bf5b2ef 412 .ops = &osc4_clk_ops,
1da177e4 413 .params = &versatile_oscvco_params,
71a06da0
RK
414};
415
416/*
417 * These are fixed clocks.
418 */
419static struct clk ref24_clk = {
420 .rate = 24000000,
421};
422
3126c7bc
RK
423static struct clk dummy_apb_pclk;
424
982db663 425static struct clk_lookup lookups[] = {
3126c7bc
RK
426 { /* AMBA bus clock */
427 .con_id = "apb_pclk",
428 .clk = &dummy_apb_pclk,
429 }, { /* UART0 */
71a06da0
RK
430 .dev_id = "dev:f1",
431 .clk = &ref24_clk,
432 }, { /* UART1 */
433 .dev_id = "dev:f2",
434 .clk = &ref24_clk,
435 }, { /* UART2 */
436 .dev_id = "dev:f3",
437 .clk = &ref24_clk,
438 }, { /* UART3 */
439 .dev_id = "fpga:09",
440 .clk = &ref24_clk,
441 }, { /* KMI0 */
442 .dev_id = "fpga:06",
443 .clk = &ref24_clk,
444 }, { /* KMI1 */
445 .dev_id = "fpga:07",
446 .clk = &ref24_clk,
447 }, { /* MMC0 */
448 .dev_id = "fpga:05",
449 .clk = &ref24_clk,
450 }, { /* MMC1 */
451 .dev_id = "fpga:0b",
452 .clk = &ref24_clk,
ef6f4b12
LW
453 }, { /* SSP */
454 .dev_id = "dev:f4",
455 .clk = &ref24_clk,
71a06da0
RK
456 }, { /* CLCD */
457 .dev_id = "dev:20",
458 .clk = &osc4_clk,
459 }
1da177e4
LT
460};
461
462/*
463 * CLCD support.
464 */
465#define SYS_CLCD_MODE_MASK (3 << 0)
466#define SYS_CLCD_MODE_888 (0 << 0)
467#define SYS_CLCD_MODE_5551 (1 << 0)
468#define SYS_CLCD_MODE_565_RLSB (2 << 0)
469#define SYS_CLCD_MODE_565_BLSB (3 << 0)
470#define SYS_CLCD_NLCDIOON (1 << 2)
471#define SYS_CLCD_VDDPOSSWITCH (1 << 3)
472#define SYS_CLCD_PWR3V5SWITCH (1 << 4)
473#define SYS_CLCD_ID_MASK (0x1f << 8)
474#define SYS_CLCD_ID_SANYO_3_8 (0x00 << 8)
475#define SYS_CLCD_ID_UNKNOWN_8_4 (0x01 << 8)
476#define SYS_CLCD_ID_EPSON_2_2 (0x02 << 8)
477#define SYS_CLCD_ID_SANYO_2_5 (0x07 << 8)
478#define SYS_CLCD_ID_VGA (0x1f << 8)
479
3414ba8c 480static bool is_sanyo_2_5_lcd;
1da177e4
LT
481
482/*
483 * Disable all display connectors on the interface module.
484 */
485static void versatile_clcd_disable(struct clcd_fb *fb)
486{
2ad4f86b 487 void __iomem *sys_clcd = __io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_CLCD_OFFSET;
1da177e4
LT
488 u32 val;
489
490 val = readl(sys_clcd);
491 val &= ~SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
492 writel(val, sys_clcd);
493
494#ifdef CONFIG_MACH_VERSATILE_AB
495 /*
496 * If the LCD is Sanyo 2x5 in on the IB2 board, turn the back-light off
497 */
3414ba8c 498 if (machine_is_versatile_ab() && is_sanyo_2_5_lcd) {
2ad4f86b 499 void __iomem *versatile_ib2_ctrl = __io_address(VERSATILE_IB2_CTRL);
1da177e4
LT
500 unsigned long ctrl;
501
502 ctrl = readl(versatile_ib2_ctrl);
503 ctrl &= ~0x01;
504 writel(ctrl, versatile_ib2_ctrl);
505 }
506#endif
507}
508
509/*
510 * Enable the relevant connector on the interface module.
511 */
512static void versatile_clcd_enable(struct clcd_fb *fb)
513{
9728c1b6 514 struct fb_var_screeninfo *var = &fb->fb.var;
2ad4f86b 515 void __iomem *sys_clcd = __io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_CLCD_OFFSET;
1da177e4
LT
516 u32 val;
517
518 val = readl(sys_clcd);
519 val &= ~SYS_CLCD_MODE_MASK;
520
9728c1b6 521 switch (var->green.length) {
1da177e4
LT
522 case 5:
523 val |= SYS_CLCD_MODE_5551;
524 break;
525 case 6:
9728c1b6
RK
526 if (var->red.offset == 0)
527 val |= SYS_CLCD_MODE_565_RLSB;
528 else
529 val |= SYS_CLCD_MODE_565_BLSB;
1da177e4
LT
530 break;
531 case 8:
532 val |= SYS_CLCD_MODE_888;
533 break;
534 }
535
536 /*
537 * Set the MUX
538 */
539 writel(val, sys_clcd);
540
541 /*
542 * And now enable the PSUs
543 */
544 val |= SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
545 writel(val, sys_clcd);
546
547#ifdef CONFIG_MACH_VERSATILE_AB
548 /*
549 * If the LCD is Sanyo 2x5 in on the IB2 board, turn the back-light on
550 */
3414ba8c 551 if (machine_is_versatile_ab() && is_sanyo_2_5_lcd) {
2ad4f86b 552 void __iomem *versatile_ib2_ctrl = __io_address(VERSATILE_IB2_CTRL);
1da177e4
LT
553 unsigned long ctrl;
554
555 ctrl = readl(versatile_ib2_ctrl);
556 ctrl |= 0x01;
557 writel(ctrl, versatile_ib2_ctrl);
558 }
559#endif
560}
561
3414ba8c
RK
562/*
563 * Detect which LCD panel is connected, and return the appropriate
564 * clcd_panel structure. Note: we do not have any information on
565 * the required timings for the 8.4in panel, so we presently assume
566 * VGA timings.
567 */
1da177e4
LT
568static int versatile_clcd_setup(struct clcd_fb *fb)
569{
3414ba8c
RK
570 void __iomem *sys_clcd = __io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_CLCD_OFFSET;
571 const char *panel_name;
572 u32 val;
1da177e4 573
3414ba8c 574 is_sanyo_2_5_lcd = false;
1da177e4 575
3414ba8c
RK
576 val = readl(sys_clcd) & SYS_CLCD_ID_MASK;
577 if (val == SYS_CLCD_ID_SANYO_3_8)
578 panel_name = "Sanyo TM38QV67A02A";
579 else if (val == SYS_CLCD_ID_SANYO_2_5) {
580 panel_name = "Sanyo QVGA Portrait";
581 is_sanyo_2_5_lcd = true;
582 } else if (val == SYS_CLCD_ID_EPSON_2_2)
583 panel_name = "Epson L2F50113T00";
584 else if (val == SYS_CLCD_ID_VGA)
585 panel_name = "VGA";
586 else {
587 printk(KERN_ERR "CLCD: unknown LCD panel ID 0x%08x, using VGA\n",
588 val);
589 panel_name = "VGA";
1da177e4
LT
590 }
591
3414ba8c
RK
592 fb->panel = versatile_clcd_get_panel(panel_name);
593 if (!fb->panel)
594 return -EINVAL;
1da177e4 595
3414ba8c 596 return versatile_clcd_setup_dma(fb, SZ_1M);
1da177e4
LT
597}
598
9728c1b6
RK
599static void versatile_clcd_decode(struct clcd_fb *fb, struct clcd_regs *regs)
600{
601 clcdfb_decode(fb, regs);
602
603 /* Always clear BGR for RGB565: we do the routing externally */
604 if (fb->fb.var.green.length == 6)
605 regs->cntl &= ~CNTL_BGR;
606}
607
1da177e4
LT
608static struct clcd_board clcd_plat_data = {
609 .name = "Versatile",
3414ba8c 610 .caps = CLCD_CAP_5551 | CLCD_CAP_565 | CLCD_CAP_888,
1da177e4 611 .check = clcdfb_check,
9728c1b6 612 .decode = versatile_clcd_decode,
1da177e4
LT
613 .disable = versatile_clcd_disable,
614 .enable = versatile_clcd_enable,
615 .setup = versatile_clcd_setup,
3414ba8c
RK
616 .mmap = versatile_clcd_mmap_dma,
617 .remove = versatile_clcd_remove_dma,
1da177e4
LT
618};
619
bbeddc43
RK
620static struct pl061_platform_data gpio0_plat_data = {
621 .gpio_base = 0,
622 .irq_base = IRQ_GPIO0_START,
623};
624
625static struct pl061_platform_data gpio1_plat_data = {
626 .gpio_base = 8,
627 .irq_base = IRQ_GPIO1_START,
628};
629
ef6f4b12
LW
630static struct pl022_ssp_controller ssp0_plat_data = {
631 .bus_id = 0,
632 .enable_dma = 0,
633 .num_chipselect = 1,
634};
635
1da177e4 636#define AACI_IRQ { IRQ_AACI, NO_IRQ }
1da177e4 637#define MMCI0_IRQ { IRQ_MMCI0A,IRQ_SIC_MMCI0B }
1da177e4 638#define KMI0_IRQ { IRQ_SIC_KMI0, NO_IRQ }
1da177e4 639#define KMI1_IRQ { IRQ_SIC_KMI1, NO_IRQ }
1da177e4
LT
640
641/*
642 * These devices are connected directly to the multi-layer AHB switch
643 */
644#define SMC_IRQ { NO_IRQ, NO_IRQ }
1da177e4 645#define MPMC_IRQ { NO_IRQ, NO_IRQ }
1da177e4 646#define CLCD_IRQ { IRQ_CLCDINT, NO_IRQ }
1da177e4 647#define DMAC_IRQ { IRQ_DMAINT, NO_IRQ }
1da177e4
LT
648
649/*
650 * These devices are connected via the core APB bridge
651 */
652#define SCTL_IRQ { NO_IRQ, NO_IRQ }
1da177e4 653#define WATCHDOG_IRQ { IRQ_WDOGINT, NO_IRQ }
1da177e4 654#define GPIO0_IRQ { IRQ_GPIOINT0, NO_IRQ }
1da177e4 655#define GPIO1_IRQ { IRQ_GPIOINT1, NO_IRQ }
1da177e4 656#define RTC_IRQ { IRQ_RTCINT, NO_IRQ }
1da177e4
LT
657
658/*
659 * These devices are connected via the DMA APB bridge
660 */
661#define SCI_IRQ { IRQ_SCIINT, NO_IRQ }
1da177e4 662#define UART0_IRQ { IRQ_UARTINT0, NO_IRQ }
1da177e4 663#define UART1_IRQ { IRQ_UARTINT1, NO_IRQ }
1da177e4 664#define UART2_IRQ { IRQ_UARTINT2, NO_IRQ }
1da177e4 665#define SSP_IRQ { IRQ_SSPINT, NO_IRQ }
1da177e4
LT
666
667/* FPGA Primecells */
668AMBA_DEVICE(aaci, "fpga:04", AACI, NULL);
669AMBA_DEVICE(mmc0, "fpga:05", MMCI0, &mmc0_plat_data);
670AMBA_DEVICE(kmi0, "fpga:06", KMI0, NULL);
671AMBA_DEVICE(kmi1, "fpga:07", KMI1, NULL);
672
673/* DevChip Primecells */
674AMBA_DEVICE(smc, "dev:00", SMC, NULL);
675AMBA_DEVICE(mpmc, "dev:10", MPMC, NULL);
676AMBA_DEVICE(clcd, "dev:20", CLCD, &clcd_plat_data);
677AMBA_DEVICE(dmac, "dev:30", DMAC, NULL);
678AMBA_DEVICE(sctl, "dev:e0", SCTL, NULL);
679AMBA_DEVICE(wdog, "dev:e1", WATCHDOG, NULL);
bbeddc43
RK
680AMBA_DEVICE(gpio0, "dev:e4", GPIO0, &gpio0_plat_data);
681AMBA_DEVICE(gpio1, "dev:e5", GPIO1, &gpio1_plat_data);
1da177e4
LT
682AMBA_DEVICE(rtc, "dev:e8", RTC, NULL);
683AMBA_DEVICE(sci0, "dev:f0", SCI, NULL);
684AMBA_DEVICE(uart0, "dev:f1", UART0, NULL);
685AMBA_DEVICE(uart1, "dev:f2", UART1, NULL);
686AMBA_DEVICE(uart2, "dev:f3", UART2, NULL);
ef6f4b12 687AMBA_DEVICE(ssp0, "dev:f4", SSP, &ssp0_plat_data);
1da177e4
LT
688
689static struct amba_device *amba_devs[] __initdata = {
690 &dmac_device,
691 &uart0_device,
692 &uart1_device,
693 &uart2_device,
694 &smc_device,
695 &mpmc_device,
696 &clcd_device,
697 &sctl_device,
698 &wdog_device,
699 &gpio0_device,
700 &gpio1_device,
701 &rtc_device,
702 &sci0_device,
703 &ssp0_device,
704 &aaci_device,
705 &mmc0_device,
706 &kmi0_device,
707 &kmi1_device,
708};
709
710#ifdef CONFIG_LEDS
2ad4f86b 711#define VA_LEDS_BASE (__io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_LED_OFFSET)
1da177e4
LT
712
713static void versatile_leds_event(led_event_t ledevt)
714{
715 unsigned long flags;
716 u32 val;
717
718 local_irq_save(flags);
719 val = readl(VA_LEDS_BASE);
720
721 switch (ledevt) {
722 case led_idle_start:
723 val = val & ~VERSATILE_SYS_LED0;
724 break;
725
726 case led_idle_end:
727 val = val | VERSATILE_SYS_LED0;
728 break;
729
730 case led_timer:
731 val = val ^ VERSATILE_SYS_LED1;
732 break;
733
734 case led_halted:
735 val = 0;
736 break;
737
738 default:
739 break;
740 }
741
742 writel(val, VA_LEDS_BASE);
743 local_irq_restore(flags);
744}
745#endif /* CONFIG_LEDS */
746
ad3bb19c
RK
747/* Early initializations */
748void __init versatile_init_early(void)
1da177e4 749{
ad3bb19c 750 void __iomem *sys = __io_address(VERSATILE_SYS_BASE);
d1914c7e 751
ad3bb19c 752 osc4_clk.vcoreg = sys + VERSATILE_SYS_OSCCLCD_OFFSET;
0a0300dc 753 clkdev_add_table(lookups, ARRAY_SIZE(lookups));
1da177e4 754
ad3bb19c
RK
755 versatile_sched_clock_init(sys + VERSATILE_SYS_24MHz_OFFSET, 24000000);
756}
757
758void __init versatile_init(void)
759{
760 int i;
761
1da177e4 762 platform_device_register(&versatile_flash_device);
6b65cd74 763 platform_device_register(&versatile_i2c_device);
1da177e4 764 platform_device_register(&smc91x_device);
d161edfb 765 platform_device_register(&char_lcd_device);
1da177e4
LT
766
767 for (i = 0; i < ARRAY_SIZE(amba_devs); i++) {
768 struct amba_device *d = amba_devs[i];
769 amba_device_register(d, &iomem_resource);
770 }
771
772#ifdef CONFIG_LEDS
773 leds_event = versatile_leds_event;
774#endif
775}
776
777/*
778 * Where is the timer (VA)?
779 */
2ad4f86b
AV
780#define TIMER0_VA_BASE __io_address(VERSATILE_TIMER0_1_BASE)
781#define TIMER1_VA_BASE (__io_address(VERSATILE_TIMER0_1_BASE) + 0x20)
782#define TIMER2_VA_BASE __io_address(VERSATILE_TIMER2_3_BASE)
783#define TIMER3_VA_BASE (__io_address(VERSATILE_TIMER2_3_BASE) + 0x20)
b49c87c2 784
1da177e4
LT
785/*
786 * Set up timer interrupt, and return the current time in seconds.
787 */
788static void __init versatile_timer_init(void)
789{
b720f732 790 u32 val;
1da177e4
LT
791
792 /*
793 * set clock frequency:
794 * VERSATILE_REFCLK is 32KHz
795 * VERSATILE_TIMCLK is 1MHz
796 */
2ad4f86b 797 val = readl(__io_address(VERSATILE_SCTL_BASE));
b720f732
RK
798 writel((VERSATILE_TIMCLK << VERSATILE_TIMER1_EnSel) |
799 (VERSATILE_TIMCLK << VERSATILE_TIMER2_EnSel) |
800 (VERSATILE_TIMCLK << VERSATILE_TIMER3_EnSel) |
801 (VERSATILE_TIMCLK << VERSATILE_TIMER4_EnSel) | val,
2ad4f86b 802 __io_address(VERSATILE_SCTL_BASE));
1da177e4
LT
803
804 /*
805 * Initialise to a known state (all timers off)
806 */
b720f732
RK
807 writel(0, TIMER0_VA_BASE + TIMER_CTRL);
808 writel(0, TIMER1_VA_BASE + TIMER_CTRL);
809 writel(0, TIMER2_VA_BASE + TIMER_CTRL);
810 writel(0, TIMER3_VA_BASE + TIMER_CTRL);
811
e3887714
RK
812 sp804_clocksource_init(TIMER3_VA_BASE);
813 sp804_clockevents_init(TIMER0_VA_BASE, IRQ_TIMERINT0_1);
1da177e4
LT
814}
815
816struct sys_timer versatile_timer = {
817 .init = versatile_timer_init,
1da177e4 818};
b49c87c2 819
This page took 0.68278 seconds and 5 git commands to generate.