ARM: zynq: Add support for SOC_BUS
[deliverable/linux.git] / arch / arm / mach-zynq / slcr.c
CommitLineData
64b889b3
MS
1/*
2 * Xilinx SLCR driver
3 *
4 * Copyright (c) 2011-2013 Xilinx Inc.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 *
11 * You should have received a copy of the GNU General Public
12 * License along with this program; if not, write to the Free
13 * Software Foundation, Inc., 675 Mass Ave, Cambridge, MA
14 * 02139, USA.
15 */
16
64b889b3 17#include <linux/io.h>
016f4dca 18#include <linux/mfd/syscon.h>
64b889b3 19#include <linux/of_address.h>
016f4dca 20#include <linux/regmap.h>
64b889b3
MS
21#include <linux/clk/zynq.h>
22#include "common.h"
23
b5f177ff
SB
24/* register offsets */
25#define SLCR_UNLOCK_OFFSET 0x8 /* SCLR unlock register */
96790f0a 26#define SLCR_PS_RST_CTRL_OFFSET 0x200 /* PS Software Reset Control */
b5f177ff
SB
27#define SLCR_A9_CPU_RST_CTRL_OFFSET 0x244 /* CPU Software Reset Control */
28#define SLCR_REBOOT_STATUS_OFFSET 0x258 /* PS Reboot Status */
00f7dc63 29#define SLCR_PSS_IDCODE 0x530 /* PS IDCODE */
aa7eb2bb 30
b5f177ff 31#define SLCR_UNLOCK_MAGIC 0xDF0D
aa7eb2bb
MS
32#define SLCR_A9_CPU_CLKSTOP 0x10
33#define SLCR_A9_CPU_RST 0x1
00f7dc63
MS
34#define SLCR_PSS_IDCODE_DEVICE_SHIFT 12
35#define SLCR_PSS_IDCODE_DEVICE_MASK 0x1F
aa7eb2bb 36
7b274efe 37static void __iomem *zynq_slcr_base;
016f4dca 38static struct regmap *zynq_slcr_regmap;
64b889b3 39
871c6971
MS
40/**
41 * zynq_slcr_write - Write to a register in SLCR block
42 *
43 * @val: Value to write to the register
44 * @offset: Register offset in SLCR block
45 *
46 * Return: a negative value on error, 0 on success
47 */
48static int zynq_slcr_write(u32 val, u32 offset)
49{
50 if (!zynq_slcr_regmap) {
51 writel(val, zynq_slcr_base + offset);
52 return 0;
53 }
54
55 return regmap_write(zynq_slcr_regmap, offset, val);
56}
57
58/**
59 * zynq_slcr_read - Read a register in SLCR block
60 *
61 * @val: Pointer to value to be read from SLCR
62 * @offset: Register offset in SLCR block
63 *
64 * Return: a negative value on error, 0 on success
65 */
66static int zynq_slcr_read(u32 *val, u32 offset)
67{
68 if (zynq_slcr_regmap)
69 return regmap_read(zynq_slcr_regmap, offset, val);
70
71 *val = readl(zynq_slcr_base + offset);
72
73 return 0;
74}
75
56880073
MS
76/**
77 * zynq_slcr_unlock - Unlock SLCR registers
78 *
79 * Return: a negative value on error, 0 on success
80 */
81static inline int zynq_slcr_unlock(void)
82{
83 zynq_slcr_write(SLCR_UNLOCK_MAGIC, SLCR_UNLOCK_OFFSET);
84
85 return 0;
86}
87
00f7dc63
MS
88/**
89 * zynq_slcr_get_device_id - Read device code id
90 *
91 * Return: Device code id
92 */
93u32 zynq_slcr_get_device_id(void)
94{
95 u32 val;
96
97 zynq_slcr_read(&val, SLCR_PSS_IDCODE);
98 val >>= SLCR_PSS_IDCODE_DEVICE_SHIFT;
99 val &= SLCR_PSS_IDCODE_DEVICE_MASK;
100
101 return val;
102}
103
96790f0a
MS
104/**
105 * zynq_slcr_system_reset - Reset the entire system.
106 */
107void zynq_slcr_system_reset(void)
108{
109 u32 reboot;
110
111 /*
112 * Unlock the SLCR then reset the system.
113 * Note that this seems to require raw i/o
114 * functions or there's a lockup?
115 */
56880073 116 zynq_slcr_unlock();
96790f0a
MS
117
118 /*
119 * Clear 0x0F000000 bits of reboot status register to workaround
120 * the FSBL not loading the bitstream after soft-reboot
121 * This is a temporary solution until we know more.
122 */
871c6971
MS
123 zynq_slcr_read(&reboot, SLCR_REBOOT_STATUS_OFFSET);
124 zynq_slcr_write(reboot & 0xF0FFFFFF, SLCR_REBOOT_STATUS_OFFSET);
125 zynq_slcr_write(1, SLCR_PS_RST_CTRL_OFFSET);
96790f0a
MS
126}
127
aa7eb2bb
MS
128/**
129 * zynq_slcr_cpu_start - Start cpu
130 * @cpu: cpu number
131 */
132void zynq_slcr_cpu_start(int cpu)
133{
871c6971
MS
134 u32 reg;
135
136 zynq_slcr_read(&reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
3db9e860 137 reg &= ~(SLCR_A9_CPU_RST << cpu);
871c6971 138 zynq_slcr_write(reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
3db9e860 139 reg &= ~(SLCR_A9_CPU_CLKSTOP << cpu);
871c6971 140 zynq_slcr_write(reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
aa7eb2bb
MS
141}
142
143/**
144 * zynq_slcr_cpu_stop - Stop cpu
145 * @cpu: cpu number
146 */
147void zynq_slcr_cpu_stop(int cpu)
148{
871c6971
MS
149 u32 reg;
150
151 zynq_slcr_read(&reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
3db9e860 152 reg |= (SLCR_A9_CPU_CLKSTOP | SLCR_A9_CPU_RST) << cpu;
871c6971 153 zynq_slcr_write(reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
aa7eb2bb
MS
154}
155
64b889b3 156/**
016f4dca
MS
157 * zynq_slcr_init - Regular slcr driver init
158 *
159 * Return: 0 on success, negative errno otherwise.
64b889b3
MS
160 *
161 * Called early during boot from platform code to remap SLCR area.
162 */
163int __init zynq_slcr_init(void)
016f4dca
MS
164{
165 zynq_slcr_regmap = syscon_regmap_lookup_by_compatible("xlnx,zynq-slcr");
166 if (IS_ERR(zynq_slcr_regmap)) {
167 pr_err("%s: failed to find zynq-slcr\n", __func__);
168 return -ENODEV;
169 }
170
171 return 0;
172}
173
174/**
175 * zynq_early_slcr_init - Early slcr init function
176 *
177 * Return: 0 on success, negative errno otherwise.
178 *
179 * Called very early during boot from platform code to unlock SLCR.
180 */
181int __init zynq_early_slcr_init(void)
64b889b3
MS
182{
183 struct device_node *np;
184
185 np = of_find_compatible_node(NULL, NULL, "xlnx,zynq-slcr");
186 if (!np) {
187 pr_err("%s: no slcr node found\n", __func__);
188 BUG();
189 }
190
191 zynq_slcr_base = of_iomap(np, 0);
192 if (!zynq_slcr_base) {
193 pr_err("%s: Unable to map I/O memory\n", __func__);
194 BUG();
195 }
196
5e218280
ST
197 np->data = (__force void *)zynq_slcr_base;
198
64b889b3 199 /* unlock the SLCR so that registers can be changed */
56880073 200 zynq_slcr_unlock();
64b889b3
MS
201
202 pr_info("%s mapped to %p\n", np->name, zynq_slcr_base);
203
64b889b3
MS
204 of_node_put(np);
205
206 return 0;
207}
This page took 0.114538 seconds and 5 git commands to generate.