ARM: ARMv7-M: Add support for exception handling
[deliverable/linux.git] / arch / arm / mm / Kconfig
CommitLineData
1da177e4
LT
1comment "Processor Type"
2
1da177e4
LT
3# Select CPU types depending on the architecture selected. This selects
4# which CPUs we support in the kernel image, and the compiler instruction
5# optimiser behaviour.
6
07e0da78
HC
7# ARM7TDMI
8config CPU_ARM7TDMI
9 bool "Support ARM7TDMI processor"
6b237a35 10 depends on !MMU
07e0da78
HC
11 select CPU_32v4T
12 select CPU_ABRT_LV4T
13 select CPU_CACHE_V4
b1b3f49c 14 select CPU_PABRT_LEGACY
07e0da78
HC
15 help
16 A 32-bit RISC microprocessor based on the ARM7 processor core
17 which has no memory control unit and cache.
18
19 Say Y if you want support for the ARM7TDMI processor.
20 Otherwise, say N.
21
1da177e4
LT
22# ARM720T
23config CPU_ARM720T
c750815e 24 bool "Support ARM720T processor" if ARCH_INTEGRATOR
260e98ed 25 select CPU_32v4T
1da177e4
LT
26 select CPU_ABRT_LV4T
27 select CPU_CACHE_V4
28 select CPU_CACHE_VIVT
f9c21a6e 29 select CPU_COPY_V4WT if MMU
b1b3f49c
RK
30 select CPU_CP15_MMU
31 select CPU_PABRT_LEGACY
f9c21a6e 32 select CPU_TLB_V4WT if MMU
1da177e4
LT
33 help
34 A 32-bit RISC processor with 8kByte Cache, Write Buffer and
35 MMU built around an ARM7TDMI core.
36
37 Say Y if you want support for the ARM720T processor.
38 Otherwise, say N.
39
b731c311
HC
40# ARM740T
41config CPU_ARM740T
42 bool "Support ARM740T processor" if ARCH_INTEGRATOR
6b237a35 43 depends on !MMU
b731c311
HC
44 select CPU_32v4T
45 select CPU_ABRT_LV4T
46 select CPU_CACHE_V3 # although the core is v4t
47 select CPU_CP15_MPU
b1b3f49c 48 select CPU_PABRT_LEGACY
b731c311
HC
49 help
50 A 32-bit RISC processor with 8KB cache or 4KB variants,
51 write buffer and MPU(Protection Unit) built around
52 an ARM7TDMI core.
53
54 Say Y if you want support for the ARM740T processor.
55 Otherwise, say N.
56
43f5f014
HC
57# ARM9TDMI
58config CPU_ARM9TDMI
59 bool "Support ARM9TDMI processor"
6b237a35 60 depends on !MMU
43f5f014 61 select CPU_32v4T
0f45d7f3 62 select CPU_ABRT_NOMMU
43f5f014 63 select CPU_CACHE_V4
b1b3f49c 64 select CPU_PABRT_LEGACY
43f5f014
HC
65 help
66 A 32-bit RISC microprocessor based on the ARM9 processor core
67 which has no memory control unit and cache.
68
69 Say Y if you want support for the ARM9TDMI processor.
70 Otherwise, say N.
71
1da177e4
LT
72# ARM920T
73config CPU_ARM920T
c750815e 74 bool "Support ARM920T processor" if ARCH_INTEGRATOR
260e98ed 75 select CPU_32v4T
1da177e4
LT
76 select CPU_ABRT_EV4T
77 select CPU_CACHE_V4WT
78 select CPU_CACHE_VIVT
f9c21a6e 79 select CPU_COPY_V4WB if MMU
b1b3f49c
RK
80 select CPU_CP15_MMU
81 select CPU_PABRT_LEGACY
f9c21a6e 82 select CPU_TLB_V4WBI if MMU
1da177e4
LT
83 help
84 The ARM920T is licensed to be produced by numerous vendors,
c768e676 85 and is used in the Cirrus EP93xx and the Samsung S3C2410.
1da177e4
LT
86
87 Say Y if you want support for the ARM920T processor.
88 Otherwise, say N.
89
90# ARM922T
91config CPU_ARM922T
92 bool "Support ARM922T processor" if ARCH_INTEGRATOR
260e98ed 93 select CPU_32v4T
1da177e4
LT
94 select CPU_ABRT_EV4T
95 select CPU_CACHE_V4WT
96 select CPU_CACHE_VIVT
f9c21a6e 97 select CPU_COPY_V4WB if MMU
b1b3f49c
RK
98 select CPU_CP15_MMU
99 select CPU_PABRT_LEGACY
f9c21a6e 100 select CPU_TLB_V4WBI if MMU
1da177e4
LT
101 help
102 The ARM922T is a version of the ARM920T, but with smaller
103 instruction and data caches. It is used in Altera's
c53c9cf6 104 Excalibur XA device family and Micrel's KS8695 Centaur.
1da177e4
LT
105
106 Say Y if you want support for the ARM922T processor.
107 Otherwise, say N.
108
109# ARM925T
110config CPU_ARM925T
b288f75f 111 bool "Support ARM925T processor" if ARCH_OMAP1
260e98ed 112 select CPU_32v4T
1da177e4
LT
113 select CPU_ABRT_EV4T
114 select CPU_CACHE_V4WT
115 select CPU_CACHE_VIVT
f9c21a6e 116 select CPU_COPY_V4WB if MMU
b1b3f49c
RK
117 select CPU_CP15_MMU
118 select CPU_PABRT_LEGACY
f9c21a6e 119 select CPU_TLB_V4WBI if MMU
1da177e4
LT
120 help
121 The ARM925T is a mix between the ARM920T and ARM926T, but with
122 different instruction and data caches. It is used in TI's OMAP
123 device family.
124
125 Say Y if you want support for the ARM925T processor.
126 Otherwise, say N.
127
128# ARM926T
129config CPU_ARM926T
c750815e 130 bool "Support ARM926T processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB
1da177e4
LT
131 select CPU_32v5
132 select CPU_ABRT_EV5TJ
133 select CPU_CACHE_VIVT
f9c21a6e 134 select CPU_COPY_V4WB if MMU
b1b3f49c
RK
135 select CPU_CP15_MMU
136 select CPU_PABRT_LEGACY
f9c21a6e 137 select CPU_TLB_V4WBI if MMU
1da177e4
LT
138 help
139 This is a variant of the ARM920. It has slightly different
140 instruction sequences for cache and TLB operations. Curiously,
141 there is no documentation on it at the ARM corporate website.
142
143 Say Y if you want support for the ARM926T processor.
144 Otherwise, say N.
145
28853ac8
PZ
146# FA526
147config CPU_FA526
148 bool
149 select CPU_32v4
150 select CPU_ABRT_EV4
28853ac8 151 select CPU_CACHE_FA
b1b3f49c 152 select CPU_CACHE_VIVT
28853ac8 153 select CPU_COPY_FA if MMU
b1b3f49c
RK
154 select CPU_CP15_MMU
155 select CPU_PABRT_LEGACY
28853ac8
PZ
156 select CPU_TLB_FA if MMU
157 help
158 The FA526 is a version of the ARMv4 compatible processor with
159 Branch Target Buffer, Unified TLB and cache line size 16.
160
161 Say Y if you want support for the FA526 processor.
162 Otherwise, say N.
163
d60674eb
HC
164# ARM940T
165config CPU_ARM940T
166 bool "Support ARM940T processor" if ARCH_INTEGRATOR
6b237a35 167 depends on !MMU
d60674eb 168 select CPU_32v4T
0f45d7f3 169 select CPU_ABRT_NOMMU
d60674eb
HC
170 select CPU_CACHE_VIVT
171 select CPU_CP15_MPU
b1b3f49c 172 select CPU_PABRT_LEGACY
d60674eb
HC
173 help
174 ARM940T is a member of the ARM9TDMI family of general-
3cb2fccc 175 purpose microprocessors with MPU and separate 4KB
d60674eb
HC
176 instruction and 4KB data cases, each with a 4-word line
177 length.
178
179 Say Y if you want support for the ARM940T processor.
180 Otherwise, say N.
181
f37f46eb
HC
182# ARM946E-S
183config CPU_ARM946E
184 bool "Support ARM946E-S processor" if ARCH_INTEGRATOR
6b237a35 185 depends on !MMU
f37f46eb 186 select CPU_32v5
0f45d7f3 187 select CPU_ABRT_NOMMU
f37f46eb
HC
188 select CPU_CACHE_VIVT
189 select CPU_CP15_MPU
b1b3f49c 190 select CPU_PABRT_LEGACY
f37f46eb
HC
191 help
192 ARM946E-S is a member of the ARM9E-S family of high-
193 performance, 32-bit system-on-chip processor solutions.
194 The TCM and ARMv5TE 32-bit instruction set is supported.
195
196 Say Y if you want support for the ARM946E-S processor.
197 Otherwise, say N.
198
1da177e4
LT
199# ARM1020 - needs validating
200config CPU_ARM1020
c750815e 201 bool "Support ARM1020T (rev 0) processor" if ARCH_INTEGRATOR
1da177e4
LT
202 select CPU_32v5
203 select CPU_ABRT_EV4T
204 select CPU_CACHE_V4WT
205 select CPU_CACHE_VIVT
f9c21a6e 206 select CPU_COPY_V4WB if MMU
b1b3f49c
RK
207 select CPU_CP15_MMU
208 select CPU_PABRT_LEGACY
f9c21a6e 209 select CPU_TLB_V4WBI if MMU
1da177e4
LT
210 help
211 The ARM1020 is the 32K cached version of the ARM10 processor,
212 with an addition of a floating-point unit.
213
214 Say Y if you want support for the ARM1020 processor.
215 Otherwise, say N.
216
217# ARM1020E - needs validating
218config CPU_ARM1020E
c750815e 219 bool "Support ARM1020E processor" if ARCH_INTEGRATOR
b1b3f49c 220 depends on n
1da177e4
LT
221 select CPU_32v5
222 select CPU_ABRT_EV4T
223 select CPU_CACHE_V4WT
224 select CPU_CACHE_VIVT
f9c21a6e 225 select CPU_COPY_V4WB if MMU
b1b3f49c
RK
226 select CPU_CP15_MMU
227 select CPU_PABRT_LEGACY
f9c21a6e 228 select CPU_TLB_V4WBI if MMU
1da177e4
LT
229
230# ARM1022E
231config CPU_ARM1022
c750815e 232 bool "Support ARM1022E processor" if ARCH_INTEGRATOR
1da177e4
LT
233 select CPU_32v5
234 select CPU_ABRT_EV4T
235 select CPU_CACHE_VIVT
f9c21a6e 236 select CPU_COPY_V4WB if MMU # can probably do better
b1b3f49c
RK
237 select CPU_CP15_MMU
238 select CPU_PABRT_LEGACY
f9c21a6e 239 select CPU_TLB_V4WBI if MMU
1da177e4
LT
240 help
241 The ARM1022E is an implementation of the ARMv5TE architecture
242 based upon the ARM10 integer core with a 16KiB L1 Harvard cache,
243 embedded trace macrocell, and a floating-point unit.
244
245 Say Y if you want support for the ARM1022E processor.
246 Otherwise, say N.
247
248# ARM1026EJ-S
249config CPU_ARM1026
c750815e 250 bool "Support ARM1026EJ-S processor" if ARCH_INTEGRATOR
1da177e4
LT
251 select CPU_32v5
252 select CPU_ABRT_EV5T # But need Jazelle, but EV5TJ ignores bit 10
253 select CPU_CACHE_VIVT
f9c21a6e 254 select CPU_COPY_V4WB if MMU # can probably do better
b1b3f49c
RK
255 select CPU_CP15_MMU
256 select CPU_PABRT_LEGACY
f9c21a6e 257 select CPU_TLB_V4WBI if MMU
1da177e4
LT
258 help
259 The ARM1026EJ-S is an implementation of the ARMv5TEJ architecture
260 based upon the ARM10 integer core.
261
262 Say Y if you want support for the ARM1026EJ-S processor.
263 Otherwise, say N.
264
265# SA110
266config CPU_SA110
c750815e 267 bool "Support StrongARM(R) SA-110 processor" if ARCH_RPC
1da177e4
LT
268 select CPU_32v3 if ARCH_RPC
269 select CPU_32v4 if !ARCH_RPC
270 select CPU_ABRT_EV4
271 select CPU_CACHE_V4WB
272 select CPU_CACHE_VIVT
f9c21a6e 273 select CPU_COPY_V4WB if MMU
b1b3f49c
RK
274 select CPU_CP15_MMU
275 select CPU_PABRT_LEGACY
f9c21a6e 276 select CPU_TLB_V4WB if MMU
1da177e4
LT
277 help
278 The Intel StrongARM(R) SA-110 is a 32-bit microprocessor and
279 is available at five speeds ranging from 100 MHz to 233 MHz.
280 More information is available at
281 <http://developer.intel.com/design/strong/sa110.htm>.
282
283 Say Y if you want support for the SA-110 processor.
284 Otherwise, say N.
285
286# SA1100
287config CPU_SA1100
288 bool
1da177e4
LT
289 select CPU_32v4
290 select CPU_ABRT_EV4
291 select CPU_CACHE_V4WB
292 select CPU_CACHE_VIVT
fefdaa06 293 select CPU_CP15_MMU
b1b3f49c 294 select CPU_PABRT_LEGACY
f9c21a6e 295 select CPU_TLB_V4WB if MMU
1da177e4
LT
296
297# XScale
298config CPU_XSCALE
299 bool
1da177e4
LT
300 select CPU_32v5
301 select CPU_ABRT_EV5T
302 select CPU_CACHE_VIVT
fefdaa06 303 select CPU_CP15_MMU
b1b3f49c 304 select CPU_PABRT_LEGACY
f9c21a6e 305 select CPU_TLB_V4WBI if MMU
1da177e4 306
23bdf86a
LB
307# XScale Core Version 3
308config CPU_XSC3
309 bool
23bdf86a
LB
310 select CPU_32v5
311 select CPU_ABRT_EV5T
312 select CPU_CACHE_VIVT
fefdaa06 313 select CPU_CP15_MMU
b1b3f49c 314 select CPU_PABRT_LEGACY
f9c21a6e 315 select CPU_TLB_V4WBI if MMU
23bdf86a
LB
316 select IO_36
317
49cbe786
EM
318# Marvell PJ1 (Mohawk)
319config CPU_MOHAWK
320 bool
321 select CPU_32v5
322 select CPU_ABRT_EV5T
49cbe786 323 select CPU_CACHE_VIVT
b1b3f49c 324 select CPU_COPY_V4WB if MMU
49cbe786 325 select CPU_CP15_MMU
b1b3f49c 326 select CPU_PABRT_LEGACY
49cbe786 327 select CPU_TLB_V4WBI if MMU
49cbe786 328
e50d6409
AH
329# Feroceon
330config CPU_FEROCEON
331 bool
e50d6409
AH
332 select CPU_32v5
333 select CPU_ABRT_EV5T
334 select CPU_CACHE_VIVT
0ed15071 335 select CPU_COPY_FEROCEON if MMU
b1b3f49c
RK
336 select CPU_CP15_MMU
337 select CPU_PABRT_LEGACY
99c6dc11 338 select CPU_TLB_FEROCEON if MMU
e50d6409 339
d910a0aa
TP
340config CPU_FEROCEON_OLD_ID
341 bool "Accept early Feroceon cores with an ARM926 ID"
342 depends on CPU_FEROCEON && !CPU_ARM926T
343 default y
344 help
345 This enables the usage of some old Feroceon cores
346 for which the CPU ID is equal to the ARM926 ID.
347 Relevant for Feroceon-1850 and early Feroceon-2850.
348
a4553358
HZ
349# Marvell PJ4
350config CPU_PJ4
351 bool
a4553358 352 select ARM_THUMBEE
b1b3f49c 353 select CPU_V7
a4553358 354
de490193
GC
355config CPU_PJ4B
356 bool
357 select CPU_V7
358
1da177e4
LT
359# ARMv6
360config CPU_V6
c786282e 361 bool "Support ARM V6 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
1da177e4
LT
362 select CPU_32v6
363 select CPU_ABRT_EV6
364 select CPU_CACHE_V6
365 select CPU_CACHE_VIPT
b1b3f49c 366 select CPU_COPY_V6 if MMU
fefdaa06 367 select CPU_CP15_MMU
7b4c965a 368 select CPU_HAS_ASID if MMU
b1b3f49c 369 select CPU_PABRT_V6
f9c21a6e 370 select CPU_TLB_V6 if MMU
1da177e4 371
4a5f79e7 372# ARMv6k
e399b1a4 373config CPU_V6K
c786282e 374 bool "Support ARM V6K processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
e399b1a4 375 select CPU_32v6
60799c6d 376 select CPU_32v6K
e399b1a4 377 select CPU_ABRT_EV6
e399b1a4
RK
378 select CPU_CACHE_V6
379 select CPU_CACHE_VIPT
b1b3f49c 380 select CPU_COPY_V6 if MMU
e399b1a4
RK
381 select CPU_CP15_MMU
382 select CPU_HAS_ASID if MMU
b1b3f49c 383 select CPU_PABRT_V6
e399b1a4 384 select CPU_TLB_V6 if MMU
4a5f79e7 385
23688e99
CM
386# ARMv7
387config CPU_V7
1b504bbe 388 bool "Support ARM V7 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
15490ef8 389 select CPU_32v6K
23688e99
CM
390 select CPU_32v7
391 select CPU_ABRT_EV7
392 select CPU_CACHE_V7
393 select CPU_CACHE_VIPT
b1b3f49c 394 select CPU_COPY_V6 if MMU
23688e99 395 select CPU_CP15_MMU
2eb8c82b 396 select CPU_HAS_ASID if MMU
b1b3f49c 397 select CPU_PABRT_V7
2ccdd1e7 398 select CPU_TLB_V7 if MMU
23688e99 399
bc7dea00
UKK
400config CPU_THUMBONLY
401 bool
402 # There are no CPUs available with MMU that don't implement an ARM ISA:
403 depends on !MMU
404 help
405 Select this if your CPU doesn't support the 32 bit ARM instructions.
406
1da177e4
LT
407# Figure out what processor architecture version we should be using.
408# This defines the compiler instruction set which depends on the machine type.
409config CPU_32v3
410 bool
8762df4d 411 select CPU_USE_DOMAINS if MMU
b1b3f49c
RK
412 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
413 select TLS_REG_EMUL if SMP || !MMU
1da177e4
LT
414
415config CPU_32v4
416 bool
8762df4d 417 select CPU_USE_DOMAINS if MMU
b1b3f49c
RK
418 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
419 select TLS_REG_EMUL if SMP || !MMU
1da177e4 420
260e98ed
LB
421config CPU_32v4T
422 bool
8762df4d 423 select CPU_USE_DOMAINS if MMU
b1b3f49c
RK
424 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
425 select TLS_REG_EMUL if SMP || !MMU
260e98ed 426
1da177e4
LT
427config CPU_32v5
428 bool
8762df4d 429 select CPU_USE_DOMAINS if MMU
b1b3f49c
RK
430 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
431 select TLS_REG_EMUL if SMP || !MMU
1da177e4
LT
432
433config CPU_32v6
434 bool
8762df4d 435 select CPU_USE_DOMAINS if CPU_V6 && MMU
b1b3f49c 436 select TLS_REG_EMUL if !CPU_32v6K && !MMU
1da177e4 437
e399b1a4 438config CPU_32v6K
60799c6d 439 bool
1da177e4 440
23688e99
CM
441config CPU_32v7
442 bool
443
1da177e4 444# The abort model
0f45d7f3
HC
445config CPU_ABRT_NOMMU
446 bool
447
1da177e4
LT
448config CPU_ABRT_EV4
449 bool
450
451config CPU_ABRT_EV4T
452 bool
453
454config CPU_ABRT_LV4T
455 bool
456
457config CPU_ABRT_EV5T
458 bool
459
460config CPU_ABRT_EV5TJ
461 bool
462
463config CPU_ABRT_EV6
464 bool
465
23688e99
CM
466config CPU_ABRT_EV7
467 bool
468
4fb28474 469config CPU_PABRT_LEGACY
48d7927b
PB
470 bool
471
4fb28474
KS
472config CPU_PABRT_V6
473 bool
474
475config CPU_PABRT_V7
48d7927b
PB
476 bool
477
1da177e4
LT
478# The cache model
479config CPU_CACHE_V3
480 bool
481
482config CPU_CACHE_V4
483 bool
484
485config CPU_CACHE_V4WT
486 bool
487
488config CPU_CACHE_V4WB
489 bool
490
491config CPU_CACHE_V6
492 bool
493
23688e99
CM
494config CPU_CACHE_V7
495 bool
496
1da177e4
LT
497config CPU_CACHE_VIVT
498 bool
499
500config CPU_CACHE_VIPT
501 bool
502
28853ac8
PZ
503config CPU_CACHE_FA
504 bool
505
f9c21a6e 506if MMU
1da177e4 507# The copy-page model
1da177e4
LT
508config CPU_COPY_V4WT
509 bool
510
511config CPU_COPY_V4WB
512 bool
513
0ed15071
LB
514config CPU_COPY_FEROCEON
515 bool
516
28853ac8
PZ
517config CPU_COPY_FA
518 bool
519
1da177e4
LT
520config CPU_COPY_V6
521 bool
522
523# This selects the TLB model
1da177e4
LT
524config CPU_TLB_V4WT
525 bool
526 help
527 ARM Architecture Version 4 TLB with writethrough cache.
528
529config CPU_TLB_V4WB
530 bool
531 help
532 ARM Architecture Version 4 TLB with writeback cache.
533
534config CPU_TLB_V4WBI
535 bool
536 help
537 ARM Architecture Version 4 TLB with writeback cache and invalidate
538 instruction cache entry.
539
99c6dc11
LB
540config CPU_TLB_FEROCEON
541 bool
542 help
543 Feroceon TLB (v4wbi with non-outer-cachable page table walks).
544
28853ac8
PZ
545config CPU_TLB_FA
546 bool
547 help
548 Faraday ARM FA526 architecture, unified TLB with writeback cache
549 and invalidate instruction cache entry. Branch target buffer is
550 also supported.
551
1da177e4
LT
552config CPU_TLB_V6
553 bool
554
2ccdd1e7
CM
555config CPU_TLB_V7
556 bool
557
e220ba60
DE
558config VERIFY_PERMISSION_FAULT
559 bool
f9c21a6e
HC
560endif
561
516793c6
RK
562config CPU_HAS_ASID
563 bool
564 help
565 This indicates whether the CPU has the ASID register; used to
566 tag TLB and possibly cache entries.
567
fefdaa06
HC
568config CPU_CP15
569 bool
570 help
571 Processor has the CP15 register.
572
573config CPU_CP15_MMU
574 bool
575 select CPU_CP15
576 help
577 Processor has the CP15 register, which has MMU related registers.
578
579config CPU_CP15_MPU
580 bool
581 select CPU_CP15
582 help
583 Processor has the CP15 register, which has MPU related registers.
584
247055aa
CM
585config CPU_USE_DOMAINS
586 bool
247055aa
CM
587 help
588 This option enables or disables the use of domain switching
589 via the set_fs() function.
590
23bdf86a
LB
591#
592# CPU supports 36-bit I/O
593#
594config IO_36
595 bool
596
1da177e4
LT
597comment "Processor Features"
598
497b7e94
CM
599config ARM_LPAE
600 bool "Support for the Large Physical Address Extension"
08a183f0
CM
601 depends on MMU && CPU_32v7 && !CPU_32v6 && !CPU_32v5 && \
602 !CPU_32v4 && !CPU_32v3
497b7e94
CM
603 help
604 Say Y if you have an ARMv7 processor supporting the LPAE page
605 table format and you would like to access memory beyond the
606 4GB limit. The resulting kernel image will not run on
607 processors without the LPA extension.
608
609 If unsure, say N.
610
611config ARCH_PHYS_ADDR_T_64BIT
612 def_bool ARM_LPAE
613
614config ARCH_DMA_ADDR_T_64BIT
615 bool
616
1da177e4 617config ARM_THUMB
bc7dea00 618 bool "Support Thumb user binaries" if !CPU_THUMBONLY
e399b1a4 619 depends on CPU_ARM720T || CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_V6 || CPU_V6K || CPU_V7 || CPU_FEROCEON
1da177e4
LT
620 default y
621 help
622 Say Y if you want to include kernel support for running user space
623 Thumb binaries.
624
625 The Thumb instruction set is a compressed form of the standard ARM
626 instruction set resulting in smaller binaries at the expense of
627 slightly less efficient code.
628
629 If you don't know what this all is, saying Y is a safe choice.
630
d7f864be
CM
631config ARM_THUMBEE
632 bool "Enable ThumbEE CPU extension"
633 depends on CPU_V7
634 help
635 Say Y here if you have a CPU with the ThumbEE extension and code to
636 make use of it. Say N for code that can run on CPUs without ThumbEE.
637
5b6728d4 638config ARM_VIRT_EXT
651134b0
WD
639 bool
640 depends on MMU
641 default y if CPU_V7
5b6728d4
DM
642 help
643 Enable the kernel to make use of the ARM Virtualization
644 Extensions to install hypervisors without run-time firmware
645 assistance.
646
647 A compliant bootloader is required in order to make maximum
648 use of this feature. Refer to Documentation/arm/Booting for
649 details.
650
64d2dc38
LL
651config SWP_EMULATE
652 bool "Emulate SWP/SWPB instructions"
bd1274dc 653 depends on !CPU_USE_DOMAINS && CPU_V7
64d2dc38 654 default y if SMP
b1b3f49c 655 select HAVE_PROC_CPU if PROC_FS
64d2dc38
LL
656 help
657 ARMv6 architecture deprecates use of the SWP/SWPB instructions.
658 ARMv7 multiprocessing extensions introduce the ability to disable
659 these instructions, triggering an undefined instruction exception
660 when executed. Say Y here to enable software emulation of these
661 instructions for userspace (not kernel) using LDREX/STREX.
662 Also creates /proc/cpu/swp_emulation for statistics.
663
664 In some older versions of glibc [<=2.8] SWP is used during futex
665 trylock() operations with the assumption that the code will not
666 be preempted. This invalid assumption may be more likely to fail
667 with SWP emulation enabled, leading to deadlock of the user
668 application.
669
670 NOTE: when accessing uncached shared regions, LDREX/STREX rely
671 on an external transaction monitoring block called a global
672 monitor to maintain update atomicity. If your system does not
673 implement a global monitor, this option can cause programs that
674 perform SWP operations to uncached memory to deadlock.
675
676 If unsure, say Y.
677
1da177e4
LT
678config CPU_BIG_ENDIAN
679 bool "Build big-endian kernel"
680 depends on ARCH_SUPPORTS_BIG_ENDIAN
681 help
682 Say Y if you plan on running a kernel in big-endian mode.
683 Note that your board must be properly built and your board
684 port must properly enable any big-endian related features
685 of your chipset/board/processor.
686
26584853
CM
687config CPU_ENDIAN_BE8
688 bool
689 depends on CPU_BIG_ENDIAN
e399b1a4 690 default CPU_V6 || CPU_V6K || CPU_V7
26584853
CM
691 help
692 Support for the BE-8 (big-endian) mode on ARMv6 and ARMv7 processors.
693
694config CPU_ENDIAN_BE32
695 bool
696 depends on CPU_BIG_ENDIAN
697 default !CPU_ENDIAN_BE8
698 help
699 Support for the BE-32 (big-endian) mode on pre-ARMv6 processors.
700
6afd6fae 701config CPU_HIGH_VECTOR
6340aa61 702 depends on !MMU && CPU_CP15 && !CPU_ARM740T
6afd6fae 703 bool "Select the High exception vector"
6afd6fae
HC
704 help
705 Say Y here to select high exception vector(0xFFFF0000~).
9b7333a9 706 The exception vector can vary depending on the platform
6afd6fae
HC
707 design in nommu mode. If your platform needs to select
708 high exception vector, say Y.
709 Otherwise or if you are unsure, say N, and the low exception
710 vector (0x00000000~) will be used.
711
1da177e4 712config CPU_ICACHE_DISABLE
f12d0d7c 713 bool "Disable I-Cache (I-bit)"
357c9c1f 714 depends on CPU_CP15 && !(CPU_ARM720T || CPU_ARM740T || CPU_XSCALE || CPU_XSC3)
1da177e4
LT
715 help
716 Say Y here to disable the processor instruction cache. Unless
717 you have a reason not to or are unsure, say N.
718
719config CPU_DCACHE_DISABLE
f12d0d7c
HC
720 bool "Disable D-Cache (C-bit)"
721 depends on CPU_CP15
1da177e4
LT
722 help
723 Say Y here to disable the processor data cache. Unless
724 you have a reason not to or are unsure, say N.
725
f37f46eb
HC
726config CPU_DCACHE_SIZE
727 hex
728 depends on CPU_ARM740T || CPU_ARM946E
729 default 0x00001000 if CPU_ARM740T
730 default 0x00002000 # default size for ARM946E-S
731 help
732 Some cores are synthesizable to have various sized cache. For
733 ARM946E-S case, it can vary from 0KB to 1MB.
734 To support such cache operations, it is efficient to know the size
735 before compile time.
736 If your SoC is configured to have a different size, define the value
737 here with proper conditions.
738
1da177e4
LT
739config CPU_DCACHE_WRITETHROUGH
740 bool "Force write through D-cache"
28853ac8 741 depends on (CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_FA526) && !CPU_DCACHE_DISABLE
1da177e4
LT
742 default y if CPU_ARM925T
743 help
744 Say Y here to use the data cache in writethrough mode. Unless you
745 specifically require this or are unsure, say N.
746
747config CPU_CACHE_ROUND_ROBIN
748 bool "Round robin I and D cache replacement algorithm"
f37f46eb 749 depends on (CPU_ARM926T || CPU_ARM946E || CPU_ARM1020) && (!CPU_ICACHE_DISABLE || !CPU_DCACHE_DISABLE)
1da177e4
LT
750 help
751 Say Y here to use the predictable round-robin cache replacement
752 policy. Unless you specifically require this or are unsure, say N.
753
754config CPU_BPREDICT_DISABLE
755 bool "Disable branch prediction"
e399b1a4 756 depends on CPU_ARM1020 || CPU_V6 || CPU_V6K || CPU_MOHAWK || CPU_XSC3 || CPU_V7 || CPU_FA526
1da177e4
LT
757 help
758 Say Y here to disable branch prediction. If unsure, say N.
2d2669b6 759
4b0e07a5
NP
760config TLS_REG_EMUL
761 bool
4b0e07a5 762 help
70489c88
NP
763 An SMP system using a pre-ARMv6 processor (there are apparently
764 a few prototypes like that in existence) and therefore access to
765 that required register must be emulated.
4b0e07a5 766
dcef1f63
NP
767config NEEDS_SYSCALL_FOR_CMPXCHG
768 bool
dcef1f63
NP
769 help
770 SMP on a pre-ARMv6 processor? Well OK then.
771 Forget about fast user space cmpxchg support.
772 It is just not possible.
773
ad642d9f
CM
774config DMA_CACHE_RWFO
775 bool "Enable read/write for ownership DMA cache maintenance"
3bc28c8e 776 depends on CPU_V6K && SMP
ad642d9f
CM
777 default y
778 help
779 The Snoop Control Unit on ARM11MPCore does not detect the
780 cache maintenance operations and the dma_{map,unmap}_area()
781 functions may leave stale cache entries on other CPUs. By
782 enabling this option, Read or Write For Ownership in the ARMv6
783 DMA cache maintenance functions is performed. These LDR/STR
784 instructions change the cache line state to shared or modified
785 so that the cache operation has the desired effect.
786
787 Note that the workaround is only valid on processors that do
788 not perform speculative loads into the D-cache. For such
789 processors, if cache maintenance operations are not broadcast
790 in hardware, other workarounds are needed (e.g. cache
791 maintenance broadcasting in software via FIQ).
792
953233dc
CM
793config OUTER_CACHE
794 bool
382266ad 795
319f551a
CM
796config OUTER_CACHE_SYNC
797 bool
798 help
799 The outer cache has a outer_cache_fns.sync function pointer
800 that can be used to drain the write buffer of the outer cache.
801
99c6dc11
LB
802config CACHE_FEROCEON_L2
803 bool "Enable the Feroceon L2 cache controller"
794d15b2 804 depends on ARCH_KIRKWOOD || ARCH_MV78XX0
99c6dc11
LB
805 default y
806 select OUTER_CACHE
807 help
808 This option enables the Feroceon L2 cache controller.
809
4360bb41
RS
810config CACHE_FEROCEON_L2_WRITETHROUGH
811 bool "Force Feroceon L2 cache write through"
812 depends on CACHE_FEROCEON_L2
4360bb41
RS
813 help
814 Say Y here to use the Feroceon L2 cache in writethrough mode.
815 Unless you specifically require this, say N for writeback mode.
816
ce5ea9f3
DM
817config MIGHT_HAVE_CACHE_L2X0
818 bool
819 help
820 This option should be selected by machines which have a L2x0
821 or PL310 cache controller, but where its use is optional.
822
823 The only effect of this option is to make CACHE_L2X0 and
824 related options available to the user for configuration.
825
826 Boards or SoCs which always require the cache controller
827 support to be present should select CACHE_L2X0 directly
828 instead of this option, thus preventing the user from
829 inadvertently configuring a broken kernel.
830
382266ad 831config CACHE_L2X0
ce5ea9f3
DM
832 bool "Enable the L2x0 outer cache controller" if MIGHT_HAVE_CACHE_L2X0
833 default MIGHT_HAVE_CACHE_L2X0
382266ad 834 select OUTER_CACHE
23107c54 835 select OUTER_CACHE_SYNC
ba927951
CM
836 help
837 This option enables the L2x0 PrimeCell.
905a09d5 838
9a6655e4
CM
839config CACHE_PL310
840 bool
841 depends on CACHE_L2X0
e399b1a4 842 default y if CPU_V7 && !(CPU_V6 || CPU_V6K)
9a6655e4
CM
843 help
844 This option enables optimisations for the PL310 cache
845 controller.
846
573a652f
LB
847config CACHE_TAUROS2
848 bool "Enable the Tauros2 L2 cache controller"
3f408fa0 849 depends on (ARCH_DOVE || ARCH_MMP || CPU_PJ4)
573a652f
LB
850 default y
851 select OUTER_CACHE
852 help
853 This option enables the Tauros2 L2 cache controller (as
854 found on PJ1/PJ4).
855
905a09d5
EM
856config CACHE_XSC3L2
857 bool "Enable the L2 cache on XScale3"
858 depends on CPU_XSC3
859 default y
860 select OUTER_CACHE
861 help
862 This option enables the L2 cache on XScale3.
910a17e5 863
5637a126
RK
864config ARM_L1_CACHE_SHIFT_6
865 bool
a092f2b1 866 default y if CPU_V7
5637a126
RK
867 help
868 Setting ARM L1 cache line size to 64 Bytes.
869
910a17e5
KS
870config ARM_L1_CACHE_SHIFT
871 int
d6d502fa 872 default 6 if ARM_L1_CACHE_SHIFT_6
910a17e5 873 default 5
47ab0dee
RK
874
875config ARM_DMA_MEM_BUFFERABLE
e399b1a4 876 bool "Use non-cacheable memory for DMA" if (CPU_V6 || CPU_V6K) && !CPU_V7
42c4dafe
CM
877 depends on !(MACH_REALVIEW_PB1176 || REALVIEW_EB_ARM11MP || \
878 MACH_REALVIEW_PB11MP)
e399b1a4 879 default y if CPU_V6 || CPU_V6K || CPU_V7
47ab0dee
RK
880 help
881 Historically, the kernel has used strongly ordered mappings to
882 provide DMA coherent memory. With the advent of ARMv7, mapping
883 memory with differing types results in unpredictable behaviour,
884 so on these CPUs, this option is forced on.
885
886 Multiple mappings with differing attributes is also unpredictable
887 on ARMv6 CPUs, but since they do not have aggressive speculative
888 prefetch, no harm appears to occur.
889
890 However, drivers may be missing the necessary barriers for ARMv6,
891 and therefore turning this on may result in unpredictable driver
892 behaviour. Therefore, we offer this as an option.
893
894 You are recommended say 'Y' here and debug any affected drivers.
ac1d426e 895
e7c5650f
CM
896config ARCH_HAS_BARRIERS
897 bool
898 help
899 This option allows the use of custom mandatory barriers
900 included via the mach/barriers.h file.
This page took 0.612512 seconds and 5 git commands to generate.