ARM: 8029/1: mcpm: Rename the power_down_finish() functions to be less confusing
[deliverable/linux.git] / arch / arm / mm / flush.c
CommitLineData
1da177e4
LT
1/*
2 * linux/arch/arm/mm/flush.c
3 *
4 * Copyright (C) 1995-2002 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#include <linux/module.h>
11#include <linux/mm.h>
12#include <linux/pagemap.h>
39af22a7 13#include <linux/highmem.h>
1da177e4
LT
14
15#include <asm/cacheflush.h>
46097c7d 16#include <asm/cachetype.h>
7e5a69e8 17#include <asm/highmem.h>
2ef7f3db 18#include <asm/smp_plat.h>
8d802d28 19#include <asm/tlbflush.h>
0b19f933 20#include <linux/hugetlb.h>
8d802d28 21
1b2e2b73
RK
22#include "mm.h"
23
8d802d28 24#ifdef CONFIG_CPU_CACHE_VIPT
d7b6b358 25
481467d6
CM
26static void flush_pfn_alias(unsigned long pfn, unsigned long vaddr)
27{
de27c308 28 unsigned long to = FLUSH_ALIAS_START + (CACHE_COLOUR(vaddr) << PAGE_SHIFT);
141fa40c 29 const int zero = 0;
481467d6 30
67ece144 31 set_top_pte(to, pfn_pte(pfn, PAGE_KERNEL));
481467d6
CM
32
33 asm( "mcrr p15, 0, %1, %0, c14\n"
df71dfd4 34 " mcr p15, 0, %2, c7, c10, 4"
481467d6 35 :
141fa40c 36 : "r" (to), "r" (to + PAGE_SIZE - L1_CACHE_BYTES), "r" (zero)
481467d6
CM
37 : "cc");
38}
39
c4e259c8
WD
40static void flush_icache_alias(unsigned long pfn, unsigned long vaddr, unsigned long len)
41{
67ece144 42 unsigned long va = FLUSH_ALIAS_START + (CACHE_COLOUR(vaddr) << PAGE_SHIFT);
c4e259c8
WD
43 unsigned long offset = vaddr & (PAGE_SIZE - 1);
44 unsigned long to;
45
67ece144
RK
46 set_top_pte(va, pfn_pte(pfn, PAGE_KERNEL));
47 to = va + offset;
c4e259c8
WD
48 flush_icache_range(to, to + len);
49}
50
d7b6b358
RK
51void flush_cache_mm(struct mm_struct *mm)
52{
53 if (cache_is_vivt()) {
2f0b1926 54 vivt_flush_cache_mm(mm);
d7b6b358
RK
55 return;
56 }
57
58 if (cache_is_vipt_aliasing()) {
59 asm( "mcr p15, 0, %0, c7, c14, 0\n"
df71dfd4 60 " mcr p15, 0, %0, c7, c10, 4"
d7b6b358
RK
61 :
62 : "r" (0)
63 : "cc");
64 }
65}
66
67void flush_cache_range(struct vm_area_struct *vma, unsigned long start, unsigned long end)
68{
69 if (cache_is_vivt()) {
2f0b1926 70 vivt_flush_cache_range(vma, start, end);
d7b6b358
RK
71 return;
72 }
73
74 if (cache_is_vipt_aliasing()) {
75 asm( "mcr p15, 0, %0, c7, c14, 0\n"
df71dfd4 76 " mcr p15, 0, %0, c7, c10, 4"
d7b6b358
RK
77 :
78 : "r" (0)
79 : "cc");
80 }
9e95922b 81
6060e8df 82 if (vma->vm_flags & VM_EXEC)
9e95922b 83 __flush_icache_all();
d7b6b358
RK
84}
85
86void flush_cache_page(struct vm_area_struct *vma, unsigned long user_addr, unsigned long pfn)
87{
88 if (cache_is_vivt()) {
2f0b1926 89 vivt_flush_cache_page(vma, user_addr, pfn);
d7b6b358
RK
90 return;
91 }
92
2df341ed 93 if (cache_is_vipt_aliasing()) {
d7b6b358 94 flush_pfn_alias(pfn, user_addr);
2df341ed
RK
95 __flush_icache_all();
96 }
9e95922b
RK
97
98 if (vma->vm_flags & VM_EXEC && icache_is_vivt_asid_tagged())
99 __flush_icache_all();
d7b6b358 100}
c4e259c8 101
2ef7f3db 102#else
c4e259c8
WD
103#define flush_pfn_alias(pfn,vaddr) do { } while (0)
104#define flush_icache_alias(pfn,vaddr,len) do { } while (0)
2ef7f3db 105#endif
a188ad2b 106
2ef7f3db
RK
107static void flush_ptrace_access_other(void *args)
108{
109 __flush_icache_all();
110}
2ef7f3db
RK
111
112static
a188ad2b 113void flush_ptrace_access(struct vm_area_struct *vma, struct page *page,
2ef7f3db 114 unsigned long uaddr, void *kaddr, unsigned long len)
a188ad2b
GD
115{
116 if (cache_is_vivt()) {
2ef7f3db
RK
117 if (cpumask_test_cpu(smp_processor_id(), mm_cpumask(vma->vm_mm))) {
118 unsigned long addr = (unsigned long)kaddr;
119 __cpuc_coherent_kern_range(addr, addr + len);
120 }
a188ad2b
GD
121 return;
122 }
123
124 if (cache_is_vipt_aliasing()) {
125 flush_pfn_alias(page_to_pfn(page), uaddr);
2df341ed 126 __flush_icache_all();
a188ad2b
GD
127 return;
128 }
129
c4e259c8 130 /* VIPT non-aliasing D-cache */
2ef7f3db 131 if (vma->vm_flags & VM_EXEC) {
a188ad2b 132 unsigned long addr = (unsigned long)kaddr;
c4e259c8
WD
133 if (icache_is_vipt_aliasing())
134 flush_icache_alias(page_to_pfn(page), uaddr, len);
135 else
136 __cpuc_coherent_kern_range(addr, addr + len);
2ef7f3db
RK
137 if (cache_ops_need_broadcast())
138 smp_call_function(flush_ptrace_access_other,
139 NULL, 1);
a188ad2b
GD
140 }
141}
2ef7f3db
RK
142
143/*
144 * Copy user data from/to a page which is mapped into a different
145 * processes address space. Really, we want to allow our "user
146 * space" model to handle this.
147 *
148 * Note that this code needs to run on the current CPU.
149 */
150void copy_to_user_page(struct vm_area_struct *vma, struct page *page,
151 unsigned long uaddr, void *dst, const void *src,
152 unsigned long len)
153{
154#ifdef CONFIG_SMP
155 preempt_disable();
8d802d28 156#endif
2ef7f3db
RK
157 memcpy(dst, src, len);
158 flush_ptrace_access(vma, page, uaddr, dst, len);
159#ifdef CONFIG_SMP
160 preempt_enable();
161#endif
162}
1da177e4 163
8830f04a 164void __flush_dcache_page(struct address_space *mapping, struct page *page)
1da177e4 165{
1da177e4
LT
166 /*
167 * Writeback any data associated with the kernel mapping of this
168 * page. This ensures that data in the physical page is mutually
169 * coherent with the kernels mapping.
170 */
7e5a69e8 171 if (!PageHighMem(page)) {
0b19f933
SC
172 size_t page_size = PAGE_SIZE << compound_order(page);
173 __cpuc_flush_dcache_area(page_address(page), page_size);
7e5a69e8 174 } else {
0b19f933 175 unsigned long i;
dd0f67f4 176 if (cache_is_vipt_nonaliasing()) {
0b19f933 177 for (i = 0; i < (1 << compound_order(page)); i++) {
2a7cfcbc 178 void *addr = kmap_atomic(page + i);
dd0f67f4 179 __cpuc_flush_dcache_area(addr, PAGE_SIZE);
0b19f933
SC
180 kunmap_atomic(addr);
181 }
182 } else {
183 for (i = 0; i < (1 << compound_order(page)); i++) {
2a7cfcbc 184 void *addr = kmap_high_get(page + i);
0b19f933
SC
185 if (addr) {
186 __cpuc_flush_dcache_area(addr, PAGE_SIZE);
2a7cfcbc 187 kunmap_high(page + i);
0b19f933 188 }
dd0f67f4 189 }
7e5a69e8
NP
190 }
191 }
1da177e4
LT
192
193 /*
8830f04a
RK
194 * If this is a page cache page, and we have an aliasing VIPT cache,
195 * we only need to do one flush - which would be at the relevant
8d802d28
RK
196 * userspace colour, which is congruent with page->index.
197 */
f91fb05d 198 if (mapping && cache_is_vipt_aliasing())
8830f04a
RK
199 flush_pfn_alias(page_to_pfn(page),
200 page->index << PAGE_CACHE_SHIFT);
201}
202
203static void __flush_dcache_aliases(struct address_space *mapping, struct page *page)
204{
205 struct mm_struct *mm = current->active_mm;
206 struct vm_area_struct *mpnt;
8830f04a 207 pgoff_t pgoff;
8d802d28 208
1da177e4
LT
209 /*
210 * There are possible user space mappings of this page:
211 * - VIVT cache: we need to also write back and invalidate all user
212 * data in the current VM view associated with this page.
213 * - aliasing VIPT: we only need to find one mapping of this page.
214 */
215 pgoff = page->index << (PAGE_CACHE_SHIFT - PAGE_SHIFT);
216
217 flush_dcache_mmap_lock(mapping);
6b2dbba8 218 vma_interval_tree_foreach(mpnt, &mapping->i_mmap, pgoff, pgoff) {
1da177e4
LT
219 unsigned long offset;
220
221 /*
222 * If this VMA is not in our MM, we can ignore it.
223 */
224 if (mpnt->vm_mm != mm)
225 continue;
226 if (!(mpnt->vm_flags & VM_MAYSHARE))
227 continue;
228 offset = (pgoff - mpnt->vm_pgoff) << PAGE_SHIFT;
229 flush_cache_page(mpnt, mpnt->vm_start + offset, page_to_pfn(page));
1da177e4
LT
230 }
231 flush_dcache_mmap_unlock(mapping);
232}
233
6012191a
CM
234#if __LINUX_ARM_ARCH__ >= 6
235void __sync_icache_dcache(pte_t pteval)
236{
237 unsigned long pfn;
238 struct page *page;
239 struct address_space *mapping;
240
6012191a
CM
241 if (cache_is_vipt_nonaliasing() && !pte_exec(pteval))
242 /* only flush non-aliasing VIPT caches for exec mappings */
243 return;
244 pfn = pte_pfn(pteval);
245 if (!pfn_valid(pfn))
246 return;
247
248 page = pfn_to_page(pfn);
249 if (cache_is_vipt_aliasing())
250 mapping = page_mapping(page);
251 else
252 mapping = NULL;
253
254 if (!test_and_set_bit(PG_dcache_clean, &page->flags))
255 __flush_dcache_page(mapping, page);
8373dc38 256
257 if (pte_exec(pteval))
6012191a
CM
258 __flush_icache_all();
259}
260#endif
261
1da177e4
LT
262/*
263 * Ensure cache coherency between kernel mapping and userspace mapping
264 * of this page.
265 *
266 * We have three cases to consider:
267 * - VIPT non-aliasing cache: fully coherent so nothing required.
268 * - VIVT: fully aliasing, so we need to handle every alias in our
269 * current VM view.
270 * - VIPT aliasing: need to handle one alias in our current VM view.
271 *
272 * If we need to handle aliasing:
273 * If the page only exists in the page cache and there are no user
274 * space mappings, we can be lazy and remember that we may have dirty
275 * kernel cache lines for later. Otherwise, we assume we have
276 * aliasing mappings.
df2f5e72 277 *
31bee4cf 278 * Note that we disable the lazy flush for SMP configurations where
279 * the cache maintenance operations are not automatically broadcasted.
1da177e4
LT
280 */
281void flush_dcache_page(struct page *page)
282{
421fe93c
RK
283 struct address_space *mapping;
284
285 /*
286 * The zero page is never written to, so never has any dirty
287 * cache lines, and therefore never needs to be flushed.
288 */
289 if (page == ZERO_PAGE(0))
290 return;
291
292 mapping = page_mapping(page);
1da177e4 293
85848dd7 294 if (!cache_ops_need_broadcast() &&
81f28946 295 mapping && !page_mapped(page))
c0177800 296 clear_bit(PG_dcache_clean, &page->flags);
85848dd7 297 else {
1da177e4 298 __flush_dcache_page(mapping, page);
8830f04a
RK
299 if (mapping && cache_is_vivt())
300 __flush_dcache_aliases(mapping, page);
826cbdaf
CM
301 else if (mapping)
302 __flush_icache_all();
c0177800 303 set_bit(PG_dcache_clean, &page->flags);
8830f04a 304 }
1da177e4
LT
305}
306EXPORT_SYMBOL(flush_dcache_page);
1bc39742
SB
307
308/*
309 * Ensure cache coherency for the kernel mapping of this page. We can
310 * assume that the page is pinned via kmap.
311 *
312 * If the page only exists in the page cache and there are no user
313 * space mappings, this is a no-op since the page was already marked
314 * dirty at creation. Otherwise, we need to flush the dirty kernel
315 * cache lines directly.
316 */
317void flush_kernel_dcache_page(struct page *page)
318{
319 if (cache_is_vivt() || cache_is_vipt_aliasing()) {
320 struct address_space *mapping;
321
322 mapping = page_mapping(page);
323
324 if (!mapping || mapping_mapped(mapping)) {
325 void *addr;
326
327 addr = page_address(page);
328 /*
329 * kmap_atomic() doesn't set the page virtual
330 * address for highmem pages, and
331 * kunmap_atomic() takes care of cache
332 * flushing already.
333 */
334 if (!IS_ENABLED(CONFIG_HIGHMEM) || addr)
335 __cpuc_flush_dcache_area(addr, PAGE_SIZE);
336 }
337 }
338}
339EXPORT_SYMBOL(flush_kernel_dcache_page);
6020dff0
RK
340
341/*
342 * Flush an anonymous page so that users of get_user_pages()
343 * can safely access the data. The expected sequence is:
344 *
345 * get_user_pages()
346 * -> flush_anon_page
347 * memcpy() to/from page
348 * if written to page, flush_dcache_page()
349 */
350void __flush_anon_page(struct vm_area_struct *vma, struct page *page, unsigned long vmaddr)
351{
352 unsigned long pfn;
353
354 /* VIPT non-aliasing caches need do nothing */
355 if (cache_is_vipt_nonaliasing())
356 return;
357
358 /*
359 * Write back and invalidate userspace mapping.
360 */
361 pfn = page_to_pfn(page);
362 if (cache_is_vivt()) {
363 flush_cache_page(vma, vmaddr, pfn);
364 } else {
365 /*
366 * For aliasing VIPT, we can flush an alias of the
367 * userspace address only.
368 */
369 flush_pfn_alias(pfn, vmaddr);
2df341ed 370 __flush_icache_all();
6020dff0
RK
371 }
372
373 /*
374 * Invalidate kernel mapping. No data should be contained
375 * in this mapping of the page. FIXME: this is overkill
376 * since we actually ask for a write-back and invalidate.
377 */
2c9b9c84 378 __cpuc_flush_dcache_area(page_address(page), PAGE_SIZE);
6020dff0 379}
This page took 0.688269 seconds and 5 git commands to generate.