Commit | Line | Data |
---|---|---|
2ccdd1e7 CM |
1 | /* |
2 | * linux/arch/arm/mm/tlb-v7.S | |
3 | * | |
4 | * Copyright (C) 1997-2002 Russell King | |
5 | * Modified for ARMv7 by Catalin Marinas | |
6 | * | |
7 | * This program is free software; you can redistribute it and/or modify | |
8 | * it under the terms of the GNU General Public License version 2 as | |
9 | * published by the Free Software Foundation. | |
10 | * | |
11 | * ARM architecture version 6 TLB handling functions. | |
12 | * These assume a split I/D TLB. | |
13 | */ | |
991da17e | 14 | #include <linux/init.h> |
2ccdd1e7 | 15 | #include <linux/linkage.h> |
f00ec48f | 16 | #include <asm/assembler.h> |
2ccdd1e7 CM |
17 | #include <asm/asm-offsets.h> |
18 | #include <asm/page.h> | |
19 | #include <asm/tlbflush.h> | |
20 | #include "proc-macros.S" | |
21 | ||
22 | /* | |
23 | * v7wbi_flush_user_tlb_range(start, end, vma) | |
24 | * | |
25 | * Invalidate a range of TLB entries in the specified address space. | |
26 | * | |
27 | * - start - start address (may not be aligned) | |
28 | * - end - end address (exclusive, may not be aligned) | |
29 | * - vma - vma_struct describing address range | |
30 | * | |
31 | * It is assumed that: | |
32 | * - the "Invalidate single entry" instruction will invalidate | |
33 | * both the I and the D TLBs on Harvard-style TLBs | |
34 | */ | |
35 | ENTRY(v7wbi_flush_user_tlb_range) | |
36 | vma_vm_mm r3, r2 @ get vma->vm_mm | |
37 | mmid r3, r3 @ get vm_mm->context.id | |
6abdd491 | 38 | dsb ish |
2ccdd1e7 CM |
39 | mov r0, r0, lsr #PAGE_SHIFT @ align address |
40 | mov r1, r1, lsr #PAGE_SHIFT | |
41 | asid r3, r3 @ mask ASID | |
730a8128 WD |
42 | #ifdef CONFIG_ARM_ERRATA_720789 |
43 | ALT_SMP(W(mov) r3, #0 ) | |
44 | ALT_UP(W(nop) ) | |
5a783cbc | 45 | #endif |
2ccdd1e7 CM |
46 | orr r0, r3, r0, lsl #PAGE_SHIFT @ Create initial MVA |
47 | mov r1, r1, lsl #PAGE_SHIFT | |
2ccdd1e7 | 48 | 1: |
5a783cbc WD |
49 | #ifdef CONFIG_ARM_ERRATA_720789 |
50 | ALT_SMP(mcr p15, 0, r0, c8, c3, 3) @ TLB invalidate U MVA all ASID (shareable) | |
51 | #else | |
f00ec48f | 52 | ALT_SMP(mcr p15, 0, r0, c8, c3, 1) @ TLB invalidate U MVA (shareable) |
5a783cbc | 53 | #endif |
f00ec48f RK |
54 | ALT_UP(mcr p15, 0, r0, c8, c7, 1) @ TLB invalidate U MVA |
55 | ||
2ccdd1e7 CM |
56 | add r0, r0, #PAGE_SZ |
57 | cmp r0, r1 | |
58 | blo 1b | |
6abdd491 | 59 | dsb ish |
6ebbf2ce | 60 | ret lr |
93ed3970 | 61 | ENDPROC(v7wbi_flush_user_tlb_range) |
2ccdd1e7 CM |
62 | |
63 | /* | |
64 | * v7wbi_flush_kern_tlb_range(start,end) | |
65 | * | |
66 | * Invalidate a range of kernel TLB entries | |
67 | * | |
68 | * - start - start address (may not be aligned) | |
69 | * - end - end address (exclusive, may not be aligned) | |
70 | */ | |
71 | ENTRY(v7wbi_flush_kern_tlb_range) | |
6abdd491 | 72 | dsb ish |
2ccdd1e7 CM |
73 | mov r0, r0, lsr #PAGE_SHIFT @ align address |
74 | mov r1, r1, lsr #PAGE_SHIFT | |
75 | mov r0, r0, lsl #PAGE_SHIFT | |
76 | mov r1, r1, lsl #PAGE_SHIFT | |
77 | 1: | |
5a783cbc WD |
78 | #ifdef CONFIG_ARM_ERRATA_720789 |
79 | ALT_SMP(mcr p15, 0, r0, c8, c3, 3) @ TLB invalidate U MVA all ASID (shareable) | |
80 | #else | |
f00ec48f | 81 | ALT_SMP(mcr p15, 0, r0, c8, c3, 1) @ TLB invalidate U MVA (shareable) |
5a783cbc | 82 | #endif |
f00ec48f | 83 | ALT_UP(mcr p15, 0, r0, c8, c7, 1) @ TLB invalidate U MVA |
2ccdd1e7 CM |
84 | add r0, r0, #PAGE_SZ |
85 | cmp r0, r1 | |
86 | blo 1b | |
6abdd491 | 87 | dsb ish |
2ccdd1e7 | 88 | isb |
6ebbf2ce | 89 | ret lr |
93ed3970 | 90 | ENDPROC(v7wbi_flush_kern_tlb_range) |
2ccdd1e7 | 91 | |
991da17e | 92 | __INIT |
2ccdd1e7 | 93 | |
2ba564b9 DM |
94 | /* define struct cpu_tlb_fns (see <asm/tlbflush.h> and proc-macros.S) */ |
95 | define_tlb_functions v7wbi, v7wbi_tlb_flags_up, flags_smp=v7wbi_tlb_flags_smp |