ARM: mxc: fix local timer interrupt handling
[deliverable/linux.git] / arch / arm / plat-mxc / avic.c
CommitLineData
52c543f9 1/*
259bcaae
JB
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
17 * MA 02110-1301, USA.
52c543f9
QJ
18 */
19
d7927e19 20#include <linux/module.h>
259bcaae 21#include <linux/irq.h>
fced80c7 22#include <linux/io.h>
a09e64fb 23#include <mach/common.h>
d7927e19 24#include <asm/mach/irq.h>
a2449091 25#include <mach/hardware.h>
52c543f9 26
cdc3f106
PH
27#include "irq-common.h"
28
84c9fa43
SH
29#define AVIC_INTCNTL 0x00 /* int control reg */
30#define AVIC_NIMASK 0x04 /* int mask reg */
31#define AVIC_INTENNUM 0x08 /* int enable number reg */
32#define AVIC_INTDISNUM 0x0C /* int disable number reg */
33#define AVIC_INTENABLEH 0x10 /* int enable reg high */
34#define AVIC_INTENABLEL 0x14 /* int enable reg low */
35#define AVIC_INTTYPEH 0x18 /* int type reg high */
36#define AVIC_INTTYPEL 0x1C /* int type reg low */
37#define AVIC_NIPRIORITY(x) (0x20 + 4 * (7 - (x))) /* int priority */
38#define AVIC_NIVECSR 0x40 /* norm int vector/status */
39#define AVIC_FIVECSR 0x44 /* fast int vector/status */
40#define AVIC_INTSRCH 0x48 /* int source reg high */
41#define AVIC_INTSRCL 0x4C /* int source reg low */
42#define AVIC_INTFRCH 0x50 /* int force reg high */
43#define AVIC_INTFRCL 0x54 /* int force reg low */
44#define AVIC_NIPNDH 0x58 /* norm int pending high */
45#define AVIC_NIPNDL 0x5C /* norm int pending low */
46#define AVIC_FIPNDH 0x60 /* fast int pending high */
47#define AVIC_FIPNDL 0x64 /* fast int pending low */
48
5a24d69c
SH
49#define AVIC_NUM_IRQS 64
50
12b8eb86 51void __iomem *avic_base;
259bcaae 52
3439a397
HW
53static u32 avic_saved_mask_reg[2];
54
3f203016 55#ifdef CONFIG_MXC_IRQ_PRIOR
cdc3f106
PH
56static int avic_irq_set_priority(unsigned char irq, unsigned char prio)
57{
479c901f
DA
58 unsigned int temp;
59 unsigned int mask = 0x0F << irq % 8 * 4;
60
5a24d69c 61 if (irq >= AVIC_NUM_IRQS)
3f203016 62 return -EINVAL;;
479c901f 63
84c9fa43 64 temp = __raw_readl(avic_base + AVIC_NIPRIORITY(irq / 8));
479c901f
DA
65 temp &= ~mask;
66 temp |= prio & mask;
67
84c9fa43 68 __raw_writel(temp, avic_base + AVIC_NIPRIORITY(irq / 8));
3f203016
DA
69
70 return 0;
479c901f 71}
cdc3f106 72#endif
479c901f 73
d7927e19 74#ifdef CONFIG_FIQ
cdc3f106 75static int avic_set_irq_fiq(unsigned int irq, unsigned int type)
d7927e19
PZ
76{
77 unsigned int irqt;
78
5a24d69c 79 if (irq >= AVIC_NUM_IRQS)
d7927e19
PZ
80 return -EINVAL;
81
5a24d69c 82 if (irq < AVIC_NUM_IRQS / 2) {
84c9fa43
SH
83 irqt = __raw_readl(avic_base + AVIC_INTTYPEL) & ~(1 << irq);
84 __raw_writel(irqt | (!!type << irq), avic_base + AVIC_INTTYPEL);
d7927e19 85 } else {
5a24d69c 86 irq -= AVIC_NUM_IRQS / 2;
84c9fa43
SH
87 irqt = __raw_readl(avic_base + AVIC_INTTYPEH) & ~(1 << irq);
88 __raw_writel(irqt | (!!type << irq), avic_base + AVIC_INTTYPEH);
d7927e19
PZ
89 }
90
91 return 0;
92}
d7927e19
PZ
93#endif /* CONFIG_FIQ */
94
52c543f9 95
3439a397 96static struct mxc_extra_irq avic_extra_irq = {
cdc3f106
PH
97#ifdef CONFIG_MXC_IRQ_PRIOR
98 .set_priority = avic_irq_set_priority,
99#endif
100#ifdef CONFIG_FIQ
101 .set_irq_fiq = avic_set_irq_fiq,
102#endif
52c543f9
QJ
103};
104
3439a397
HW
105#ifdef CONFIG_PM
106static void avic_irq_suspend(struct irq_data *d)
107{
108 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
109 struct irq_chip_type *ct = gc->chip_types;
110 int idx = gc->irq_base >> 5;
111
112 avic_saved_mask_reg[idx] = __raw_readl(avic_base + ct->regs.mask);
113 __raw_writel(gc->wake_active, avic_base + ct->regs.mask);
114}
115
116static void avic_irq_resume(struct irq_data *d)
117{
118 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
119 struct irq_chip_type *ct = gc->chip_types;
120 int idx = gc->irq_base >> 5;
121
122 __raw_writel(avic_saved_mask_reg[idx], avic_base + ct->regs.mask);
123}
124
125#else
126#define avic_irq_suspend NULL
127#define avic_irq_resume NULL
128#endif
129
130static __init void avic_init_gc(unsigned int irq_start)
131{
132 struct irq_chip_generic *gc;
133 struct irq_chip_type *ct;
134 int idx = irq_start >> 5;
135
136 gc = irq_alloc_generic_chip("mxc-avic", 1, irq_start, avic_base,
137 handle_level_irq);
138 gc->private = &avic_extra_irq;
139 gc->wake_enabled = IRQ_MSK(32);
140
141 ct = gc->chip_types;
142 ct->chip.irq_mask = irq_gc_mask_clr_bit;
143 ct->chip.irq_unmask = irq_gc_mask_set_bit;
144 ct->chip.irq_ack = irq_gc_mask_clr_bit;
145 ct->chip.irq_set_wake = irq_gc_set_wake;
146 ct->chip.irq_suspend = avic_irq_suspend;
147 ct->chip.irq_resume = avic_irq_resume;
148 ct->regs.mask = !idx ? AVIC_INTENABLEL : AVIC_INTENABLEH;
149 ct->regs.ack = ct->regs.mask;
150
151 irq_setup_generic_chip(gc, IRQ_MSK(32), 0, IRQ_NOREQUEST, 0);
152}
153
b6de943b
SH
154asmlinkage void __exception_irq_entry avic_handle_irq(struct pt_regs *regs)
155{
156 u32 nivector;
157
158 do {
159 nivector = __raw_readl(avic_base + AVIC_NIVECSR) >> 16;
160 if (nivector == 0xffff)
161 break;
162
163 handle_IRQ(nivector, regs);
164 } while (1);
165}
166
2c130fd5 167/*
52c543f9
QJ
168 * This function initializes the AVIC hardware and disables all the
169 * interrupts. It registers the interrupt enable and disable functions
170 * to the kernel for each interrupt source.
171 */
c5aa0ad0 172void __init mxc_init_irq(void __iomem *irqbase)
52c543f9
QJ
173{
174 int i;
52c543f9 175
c5aa0ad0 176 avic_base = irqbase;
84c9fa43 177
52c543f9
QJ
178 /* put the AVIC into the reset value with
179 * all interrupts disabled
180 */
84c9fa43
SH
181 __raw_writel(0, avic_base + AVIC_INTCNTL);
182 __raw_writel(0x1f, avic_base + AVIC_NIMASK);
52c543f9
QJ
183
184 /* disable all interrupts */
84c9fa43
SH
185 __raw_writel(0, avic_base + AVIC_INTENABLEH);
186 __raw_writel(0, avic_base + AVIC_INTENABLEL);
52c543f9
QJ
187
188 /* all IRQ no FIQ */
84c9fa43
SH
189 __raw_writel(0, avic_base + AVIC_INTTYPEH);
190 __raw_writel(0, avic_base + AVIC_INTTYPEL);
3439a397
HW
191
192 for (i = 0; i < AVIC_NUM_IRQS; i += 32)
193 avic_init_gc(i);
52c543f9 194
479c901f
DA
195 /* Set default priority value (0) for all IRQ's */
196 for (i = 0; i < 8; i++)
84c9fa43 197 __raw_writel(0, avic_base + AVIC_NIPRIORITY(i));
52c543f9 198
d7927e19
PZ
199#ifdef CONFIG_FIQ
200 /* Initialize FIQ */
201 init_FIQ();
202#endif
203
52c543f9
QJ
204 printk(KERN_INFO "MXC IRQ initialized\n");
205}
This page took 0.446749 seconds and 5 git commands to generate.