omap2+: Add omap_mux_get_by_name
[deliverable/linux.git] / arch / arm / plat-omap / include / plat / omap_hwmod.h
CommitLineData
63c85238
PW
1/*
2 * omap_hwmod macros, structures
3 *
db2a60bf 4 * Copyright (C) 2009-2010 Nokia Corporation
63c85238
PW
5 * Paul Walmsley
6 *
43b40992 7 * Created in collaboration with (alphabetical order): Benoît Cousson,
63c85238
PW
8 * Kevin Hilman, Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari
9 * Poussa, Anand Sawant, Santosh Shilimkar, Richard Woodruff
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 *
15 * These headers and macros are used to define OMAP on-chip module
16 * data and their integration with other OMAP modules and Linux.
74ff3a68
PW
17 * Copious documentation and references can also be found in the
18 * omap_hwmod code, in arch/arm/mach-omap2/omap_hwmod.c (as of this
19 * writing).
63c85238
PW
20 *
21 * To do:
22 * - add interconnect error log structures
23 * - add pinmuxing
24 * - init_conn_id_bit (CONNID_BIT_VECTOR)
25 * - implement default hwmod SMS/SDRC flags?
b56b7bc8 26 * - move Linux-specific data ("non-ROM data") out
63c85238
PW
27 *
28 */
29#ifndef __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
30#define __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
31
32#include <linux/kernel.h>
358f0e63 33#include <linux/list.h>
63c85238 34#include <linux/ioport.h>
dc6d1cda 35#include <linux/spinlock.h>
ce491cf8 36#include <plat/cpu.h>
3b92408c 37#include <plat/voltage.h>
63c85238
PW
38
39struct omap_device;
40
358f0e63
TG
41extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type1;
42extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type2;
43
44/*
45 * OCP SYSCONFIG bit shifts/masks TYPE1. These are for IPs compliant
46 * with the original PRCM protocol defined for OMAP2420
47 */
48#define SYSC_TYPE1_MIDLEMODE_SHIFT 12
49#define SYSC_TYPE1_MIDLEMODE_MASK (0x3 << SYSC_MIDLEMODE_SHIFT)
50#define SYSC_TYPE1_CLOCKACTIVITY_SHIFT 8
51#define SYSC_TYPE1_CLOCKACTIVITY_MASK (0x3 << SYSC_CLOCKACTIVITY_SHIFT)
52#define SYSC_TYPE1_SIDLEMODE_SHIFT 3
53#define SYSC_TYPE1_SIDLEMODE_MASK (0x3 << SYSC_SIDLEMODE_SHIFT)
54#define SYSC_TYPE1_ENAWAKEUP_SHIFT 2
55#define SYSC_TYPE1_ENAWAKEUP_MASK (1 << SYSC_ENAWAKEUP_SHIFT)
56#define SYSC_TYPE1_SOFTRESET_SHIFT 1
57#define SYSC_TYPE1_SOFTRESET_MASK (1 << SYSC_SOFTRESET_SHIFT)
58#define SYSC_TYPE1_AUTOIDLE_SHIFT 0
59#define SYSC_TYPE1_AUTOIDLE_MASK (1 << SYSC_AUTOIDLE_SHIFT)
60
61/*
62 * OCP SYSCONFIG bit shifts/masks TYPE2. These are for IPs compliant
63 * with the new PRCM protocol defined for new OMAP4 IPs.
64 */
65#define SYSC_TYPE2_SOFTRESET_SHIFT 0
66#define SYSC_TYPE2_SOFTRESET_MASK (1 << SYSC_TYPE2_SOFTRESET_SHIFT)
67#define SYSC_TYPE2_SIDLEMODE_SHIFT 2
68#define SYSC_TYPE2_SIDLEMODE_MASK (0x3 << SYSC_TYPE2_SIDLEMODE_SHIFT)
69#define SYSC_TYPE2_MIDLEMODE_SHIFT 4
70#define SYSC_TYPE2_MIDLEMODE_MASK (0x3 << SYSC_TYPE2_MIDLEMODE_SHIFT)
63c85238
PW
71
72/* OCP SYSSTATUS bit shifts/masks */
73#define SYSS_RESETDONE_SHIFT 0
74#define SYSS_RESETDONE_MASK (1 << SYSS_RESETDONE_SHIFT)
75
76/* Master standby/slave idle mode flags */
77#define HWMOD_IDLEMODE_FORCE (1 << 0)
78#define HWMOD_IDLEMODE_NO (1 << 1)
79#define HWMOD_IDLEMODE_SMART (1 << 2)
86009eb3
BC
80/* Slave idle mode flag only */
81#define HWMOD_IDLEMODE_SMART_WKUP (1 << 3)
63c85238 82
63c85238 83/**
718bfd76
PW
84 * struct omap_hwmod_irq_info - MPU IRQs used by the hwmod
85 * @name: name of the IRQ channel (module local name)
86 * @irq_ch: IRQ channel ID
87 *
88 * @name should be something short, e.g., "tx" or "rx". It is for use
89 * by platform_get_resource_byname(). It is defined locally to the
90 * hwmod.
91 */
92struct omap_hwmod_irq_info {
93 const char *name;
94 u16 irq;
95};
96
97/**
98 * struct omap_hwmod_dma_info - DMA channels used by the hwmod
63c85238 99 * @name: name of the DMA channel (module local name)
9ee9fff9 100 * @dma_req: DMA request ID
63c85238
PW
101 *
102 * @name should be something short, e.g., "tx" or "rx". It is for use
103 * by platform_get_resource_byname(). It is defined locally to the
104 * hwmod.
105 */
106struct omap_hwmod_dma_info {
107 const char *name;
9ee9fff9 108 u16 dma_req;
63c85238
PW
109};
110
5365efbe
BC
111/**
112 * struct omap_hwmod_rst_info - IPs reset lines use by hwmod
113 * @name: name of the reset line (module local name)
114 * @rst_shift: Offset of the reset bit
115 *
116 * @name should be something short, e.g., "cpu0" or "rst". It is defined
117 * locally to the hwmod.
118 */
119struct omap_hwmod_rst_info {
120 const char *name;
121 u8 rst_shift;
122};
123
63c85238
PW
124/**
125 * struct omap_hwmod_opt_clk - optional clocks used by this hwmod
126 * @role: "sys", "32k", "tv", etc -- for use in clk_get()
50ebdac2 127 * @clk: opt clock: OMAP clock name
63c85238
PW
128 * @_clk: pointer to the struct clk (filled in at runtime)
129 *
130 * The module's interface clock and main functional clock should not
131 * be added as optional clocks.
132 */
133struct omap_hwmod_opt_clk {
134 const char *role;
50ebdac2 135 const char *clk;
63c85238
PW
136 struct clk *_clk;
137};
138
139
140/* omap_hwmod_omap2_firewall.flags bits */
141#define OMAP_FIREWALL_L3 (1 << 0)
142#define OMAP_FIREWALL_L4 (1 << 1)
143
144/**
145 * struct omap_hwmod_omap2_firewall - OMAP2/3 device firewall data
146 * @l3_perm_bit: bit shift for L3_PM_*_PERMISSION_*
147 * @l4_fw_region: L4 firewall region ID
148 * @l4_prot_group: L4 protection group ID
149 * @flags: (see omap_hwmod_omap2_firewall.flags macros above)
150 */
151struct omap_hwmod_omap2_firewall {
152 u8 l3_perm_bit;
153 u8 l4_fw_region;
154 u8 l4_prot_group;
155 u8 flags;
156};
157
158
159/*
160 * omap_hwmod_addr_space.flags bits
161 *
162 * ADDR_MAP_ON_INIT: Map this address space during omap_hwmod init.
163 * ADDR_TYPE_RT: Address space contains module register target data.
164 */
b56b7bc8 165#define ADDR_MAP_ON_INIT (1 << 0) /* XXX does not belong */
63c85238
PW
166#define ADDR_TYPE_RT (1 << 1)
167
168/**
169 * struct omap_hwmod_addr_space - MPU address space handled by the hwmod
170 * @pa_start: starting physical address
171 * @pa_end: ending physical address
172 * @flags: (see omap_hwmod_addr_space.flags macros above)
173 *
174 * Address space doesn't necessarily follow physical interconnect
175 * structure. GPMC is one example.
176 */
177struct omap_hwmod_addr_space {
178 u32 pa_start;
179 u32 pa_end;
180 u8 flags;
181};
182
183
184/*
185 * omap_hwmod_ocp_if.user bits: these indicate the initiators that use this
186 * interface to interact with the hwmod. Used to add sleep dependencies
187 * when the module is enabled or disabled.
188 */
189#define OCP_USER_MPU (1 << 0)
190#define OCP_USER_SDMA (1 << 1)
191
192/* omap_hwmod_ocp_if.flags bits */
33f7ec81
BC
193#define OCPIF_SWSUP_IDLE (1 << 0)
194#define OCPIF_CAN_BURST (1 << 1)
63c85238
PW
195
196/**
197 * struct omap_hwmod_ocp_if - OCP interface data
198 * @master: struct omap_hwmod that initiates OCP transactions on this link
199 * @slave: struct omap_hwmod that responds to OCP transactions on this link
200 * @addr: address space associated with this link
50ebdac2 201 * @clk: interface clock: OMAP clock name
63c85238
PW
202 * @_clk: pointer to the interface struct clk (filled in at runtime)
203 * @fw: interface firewall data
204 * @addr_cnt: ARRAY_SIZE(@addr)
205 * @width: OCP data width
63c85238
PW
206 * @user: initiators using this interface (see OCP_USER_* macros above)
207 * @flags: OCP interface flags (see OCPIF_* macros above)
208 *
209 * It may also be useful to add a tag_cnt field for OCP2.x devices.
210 *
211 * Parameter names beginning with an underscore are managed internally by
212 * the omap_hwmod code and should not be set during initialization.
213 */
214struct omap_hwmod_ocp_if {
215 struct omap_hwmod *master;
216 struct omap_hwmod *slave;
217 struct omap_hwmod_addr_space *addr;
50ebdac2 218 const char *clk;
63c85238
PW
219 struct clk *_clk;
220 union {
221 struct omap_hwmod_omap2_firewall omap2;
222 } fw;
223 u8 addr_cnt;
224 u8 width;
63c85238
PW
225 u8 user;
226 u8 flags;
227};
228
229
230/* Macros for use in struct omap_hwmod_sysconfig */
231
232/* Flags for use in omap_hwmod_sysconfig.idlemodes */
86009eb3 233#define MASTER_STANDBY_SHIFT 4
63c85238
PW
234#define SLAVE_IDLE_SHIFT 0
235#define SIDLE_FORCE (HWMOD_IDLEMODE_FORCE << SLAVE_IDLE_SHIFT)
236#define SIDLE_NO (HWMOD_IDLEMODE_NO << SLAVE_IDLE_SHIFT)
237#define SIDLE_SMART (HWMOD_IDLEMODE_SMART << SLAVE_IDLE_SHIFT)
86009eb3 238#define SIDLE_SMART_WKUP (HWMOD_IDLEMODE_SMART_WKUP << SLAVE_IDLE_SHIFT)
63c85238
PW
239#define MSTANDBY_FORCE (HWMOD_IDLEMODE_FORCE << MASTER_STANDBY_SHIFT)
240#define MSTANDBY_NO (HWMOD_IDLEMODE_NO << MASTER_STANDBY_SHIFT)
241#define MSTANDBY_SMART (HWMOD_IDLEMODE_SMART << MASTER_STANDBY_SHIFT)
242
243/* omap_hwmod_sysconfig.sysc_flags capability flags */
244#define SYSC_HAS_AUTOIDLE (1 << 0)
245#define SYSC_HAS_SOFTRESET (1 << 1)
246#define SYSC_HAS_ENAWAKEUP (1 << 2)
247#define SYSC_HAS_EMUFREE (1 << 3)
248#define SYSC_HAS_CLOCKACTIVITY (1 << 4)
249#define SYSC_HAS_SIDLEMODE (1 << 5)
250#define SYSC_HAS_MIDLEMODE (1 << 6)
2cb06814 251#define SYSS_HAS_RESET_STATUS (1 << 7)
883edfdd 252#define SYSC_NO_CACHE (1 << 8) /* XXX SW flag, belongs elsewhere */
2cb06814 253#define SYSC_HAS_RESET_STATUS (1 << 9)
63c85238
PW
254
255/* omap_hwmod_sysconfig.clockact flags */
256#define CLOCKACT_TEST_BOTH 0x0
257#define CLOCKACT_TEST_MAIN 0x1
258#define CLOCKACT_TEST_ICLK 0x2
259#define CLOCKACT_TEST_NONE 0x3
260
358f0e63
TG
261/**
262 * struct omap_hwmod_sysc_fields - hwmod OCP_SYSCONFIG register field offsets.
263 * @midle_shift: Offset of the midle bit
264 * @clkact_shift: Offset of the clockactivity bit
265 * @sidle_shift: Offset of the sidle bit
266 * @enwkup_shift: Offset of the enawakeup bit
267 * @srst_shift: Offset of the softreset bit
43b40992 268 * @autoidle_shift: Offset of the autoidle bit
358f0e63
TG
269 */
270struct omap_hwmod_sysc_fields {
271 u8 midle_shift;
272 u8 clkact_shift;
273 u8 sidle_shift;
274 u8 enwkup_shift;
275 u8 srst_shift;
276 u8 autoidle_shift;
277};
278
63c85238 279/**
43b40992 280 * struct omap_hwmod_class_sysconfig - hwmod class OCP_SYS* data
63c85238
PW
281 * @rev_offs: IP block revision register offset (from module base addr)
282 * @sysc_offs: OCP_SYSCONFIG register offset (from module base addr)
283 * @syss_offs: OCP_SYSSTATUS register offset (from module base addr)
284 * @idlemodes: One or more of {SIDLE,MSTANDBY}_{OFF,FORCE,SMART}
285 * @sysc_flags: SYS{C,S}_HAS* flags indicating SYSCONFIG bits supported
286 * @clockact: the default value of the module CLOCKACTIVITY bits
287 *
288 * @clockact describes to the module which clocks are likely to be
289 * disabled when the PRCM issues its idle request to the module. Some
290 * modules have separate clockdomains for the interface clock and main
291 * functional clock, and can check whether they should acknowledge the
292 * idle request based on the internal module functionality that has
293 * been associated with the clocks marked in @clockact. This field is
294 * only used if HWMOD_SET_DEFAULT_CLOCKACT is set (see below)
295 *
358f0e63
TG
296 * @sysc_fields: structure containing the offset positions of various bits in
297 * SYSCONFIG register. This can be populated using omap_hwmod_sysc_type1 or
298 * omap_hwmod_sysc_type2 defined in omap_hwmod_common_data.c depending on
299 * whether the device ip is compliant with the original PRCM protocol
43b40992
PW
300 * defined for OMAP2420 or the new PRCM protocol for new OMAP4 IPs.
301 * If the device follows a different scheme for the sysconfig register ,
358f0e63 302 * then this field has to be populated with the correct offset structure.
63c85238 303 */
43b40992 304struct omap_hwmod_class_sysconfig {
63c85238
PW
305 u16 rev_offs;
306 u16 sysc_offs;
307 u16 syss_offs;
56dc79ab 308 u16 sysc_flags;
63c85238 309 u8 idlemodes;
63c85238 310 u8 clockact;
358f0e63 311 struct omap_hwmod_sysc_fields *sysc_fields;
63c85238
PW
312};
313
314/**
315 * struct omap_hwmod_omap2_prcm - OMAP2/3-specific PRCM data
316 * @module_offs: PRCM submodule offset from the start of the PRM/CM
317 * @prcm_reg_id: PRCM register ID (e.g., 3 for CM_AUTOIDLE3)
318 * @module_bit: register bit shift for AUTOIDLE, WKST, WKEN, GRPSEL regs
319 * @idlest_reg_id: IDLEST register ID (e.g., 3 for CM_IDLEST3)
320 * @idlest_idle_bit: register bit shift for CM_IDLEST slave idle bit
321 * @idlest_stdby_bit: register bit shift for CM_IDLEST master standby bit
322 *
323 * @prcm_reg_id and @module_bit are specific to the AUTOIDLE, WKST,
324 * WKEN, GRPSEL registers. In an ideal world, no extra information
325 * would be needed for IDLEST information, but alas, there are some
326 * exceptions, so @idlest_reg_id, @idlest_idle_bit, @idlest_stdby_bit
327 * are needed for the IDLEST registers (c.f. 2430 I2CHS, 3430 USBHOST)
328 */
329struct omap_hwmod_omap2_prcm {
330 s16 module_offs;
331 u8 prcm_reg_id;
332 u8 module_bit;
333 u8 idlest_reg_id;
334 u8 idlest_idle_bit;
335 u8 idlest_stdby_bit;
336};
337
338
339/**
340 * struct omap_hwmod_omap4_prcm - OMAP4-specific PRCM data
53934aa7 341 * @clkctrl_reg: PRCM address of the clock control register
5365efbe 342 * @rstctrl_reg: adress of the XXX_RSTCTRL register located in the PRM
63c85238
PW
343 * @submodule_wkdep_bit: bit shift of the WKDEP range
344 */
345struct omap_hwmod_omap4_prcm {
53934aa7 346 void __iomem *clkctrl_reg;
5365efbe 347 void __iomem *rstctrl_reg;
53934aa7 348 u8 submodule_wkdep_bit;
63c85238
PW
349};
350
351
352/*
353 * omap_hwmod.flags definitions
354 *
355 * HWMOD_SWSUP_SIDLE: omap_hwmod code should manually bring module in and out
356 * of idle, rather than relying on module smart-idle
357 * HWMOD_SWSUP_MSTDBY: omap_hwmod code should manually bring module in and out
358 * of standby, rather than relying on module smart-standby
359 * HWMOD_INIT_NO_RESET: don't reset this module at boot - important for
b56b7bc8 360 * SDRAM controller, etc. XXX probably belongs outside the main hwmod file
63c85238 361 * HWMOD_INIT_NO_IDLE: don't idle this module at boot - important for SDRAM
b56b7bc8 362 * controller, etc. XXX probably belongs outside the main hwmod file
726072e5
PW
363 * HWMOD_NO_AUTOIDLE: disable module autoidle (OCP_SYSCONFIG.AUTOIDLE)
364 * when module is enabled, rather than the default, which is to
365 * enable autoidle
63c85238 366 * HWMOD_SET_DEFAULT_CLOCKACT: program CLOCKACTIVITY bits at startup
bd36179e 367 * HWMOD_NO_IDLEST: this module does not have idle status - this is the case
33f7ec81 368 * only for few initiator modules on OMAP2 & 3.
96835af9
BC
369 * HWMOD_CONTROL_OPT_CLKS_IN_RESET: Enable all optional clocks during reset.
370 * This is needed for devices like DSS that require optional clocks enabled
371 * in order to complete the reset. Optional clocks will be disabled
372 * again after the reset.
cc7a1d2a 373 * HWMOD_16BIT_REG: Module has 16bit registers
63c85238
PW
374 */
375#define HWMOD_SWSUP_SIDLE (1 << 0)
376#define HWMOD_SWSUP_MSTANDBY (1 << 1)
377#define HWMOD_INIT_NO_RESET (1 << 2)
378#define HWMOD_INIT_NO_IDLE (1 << 3)
726072e5
PW
379#define HWMOD_NO_OCP_AUTOIDLE (1 << 4)
380#define HWMOD_SET_DEFAULT_CLOCKACT (1 << 5)
33f7ec81 381#define HWMOD_NO_IDLEST (1 << 6)
96835af9 382#define HWMOD_CONTROL_OPT_CLKS_IN_RESET (1 << 7)
cc7a1d2a 383#define HWMOD_16BIT_REG (1 << 8)
63c85238
PW
384
385/*
386 * omap_hwmod._int_flags definitions
387 * These are for internal use only and are managed by the omap_hwmod code.
388 *
389 * _HWMOD_NO_MPU_PORT: no path exists for the MPU to write to this module
390 * _HWMOD_WAKEUP_ENABLED: set when the omap_hwmod code has enabled ENAWAKEUP
391 * _HWMOD_SYSCONFIG_LOADED: set when the OCP_SYSCONFIG value has been cached
392 */
393#define _HWMOD_NO_MPU_PORT (1 << 0)
394#define _HWMOD_WAKEUP_ENABLED (1 << 1)
395#define _HWMOD_SYSCONFIG_LOADED (1 << 2)
396
397/*
398 * omap_hwmod._state definitions
399 *
400 * INITIALIZED: reset (optionally), initialized, enabled, disabled
401 * (optionally)
402 *
403 *
404 */
405#define _HWMOD_STATE_UNKNOWN 0
406#define _HWMOD_STATE_REGISTERED 1
407#define _HWMOD_STATE_CLKS_INITED 2
408#define _HWMOD_STATE_INITIALIZED 3
409#define _HWMOD_STATE_ENABLED 4
410#define _HWMOD_STATE_IDLE 5
411#define _HWMOD_STATE_DISABLED 6
412
43b40992
PW
413/**
414 * struct omap_hwmod_class - the type of an IP block
415 * @name: name of the hwmod_class
416 * @sysc: device SYSCONFIG/SYSSTATUS register data
417 * @rev: revision of the IP class
e4dc8f50 418 * @pre_shutdown: ptr to fn to be executed immediately prior to device shutdown
bd36179e 419 * @reset: ptr to fn to be executed in place of the standard hwmod reset fn
43b40992
PW
420 *
421 * Represent the class of a OMAP hardware "modules" (e.g. timer,
422 * smartreflex, gpio, uart...)
e4dc8f50
PW
423 *
424 * @pre_shutdown is a function that will be run immediately before
425 * hwmod clocks are disabled, etc. It is intended for use for hwmods
426 * like the MPU watchdog, which cannot be disabled with the standard
427 * omap_hwmod_shutdown(). The function should return 0 upon success,
428 * or some negative error upon failure. Returning an error will cause
429 * omap_hwmod_shutdown() to abort the device shutdown and return an
430 * error.
bd36179e
PW
431 *
432 * If @reset is defined, then the function it points to will be
433 * executed in place of the standard hwmod _reset() code in
434 * mach-omap2/omap_hwmod.c. This is needed for IP blocks which have
435 * unusual reset sequences - usually processor IP blocks like the IVA.
43b40992
PW
436 */
437struct omap_hwmod_class {
438 const char *name;
439 struct omap_hwmod_class_sysconfig *sysc;
440 u32 rev;
e4dc8f50 441 int (*pre_shutdown)(struct omap_hwmod *oh);
bd36179e 442 int (*reset)(struct omap_hwmod *oh);
43b40992
PW
443};
444
63c85238
PW
445/**
446 * struct omap_hwmod - integration data for OMAP hardware "modules" (IP blocks)
447 * @name: name of the hwmod
43b40992 448 * @class: struct omap_hwmod_class * to the class of this hwmod
63c85238
PW
449 * @od: struct omap_device currently associated with this hwmod (internal use)
450 * @mpu_irqs: ptr to an array of MPU IRQs (see also mpu_irqs_cnt)
9ee9fff9 451 * @sdma_reqs: ptr to an array of System DMA request IDs (see sdma_reqs_cnt)
63c85238 452 * @prcm: PRCM data pertaining to this hwmod
50ebdac2 453 * @main_clk: main clock: OMAP clock name
63c85238
PW
454 * @_clk: pointer to the main struct clk (filled in at runtime)
455 * @opt_clks: other device clocks that drivers can request (0..*)
3b92408c
TG
456 * @vdd_name: voltage domain name
457 * @voltdm: pointer to voltage domain (filled in at runtime)
63c85238
PW
458 * @masters: ptr to array of OCP ifs that this hwmod can initiate on
459 * @slaves: ptr to array of OCP ifs that this hwmod can respond on
63c85238
PW
460 * @dev_attr: arbitrary device attributes that can be passed to the driver
461 * @_sysc_cache: internal-use hwmod flags
db2a60bf 462 * @_mpu_rt_va: cached register target start address (internal use)
63c85238 463 * @_mpu_port_index: cached MPU register target slave ID (internal use)
63c85238 464 * @mpu_irqs_cnt: number of @mpu_irqs
9ee9fff9 465 * @sdma_reqs_cnt: number of @sdma_reqs
63c85238
PW
466 * @opt_clks_cnt: number of @opt_clks
467 * @master_cnt: number of @master entries
468 * @slaves_cnt: number of @slave entries
469 * @response_lat: device OCP response latency (in interface clock cycles)
470 * @_int_flags: internal-use hwmod flags
471 * @_state: internal-use hwmod state
2092e5cc 472 * @_postsetup_state: internal-use state to leave the hwmod in after _setup()
63c85238
PW
473 * @flags: hwmod flags (documented below)
474 * @omap_chip: OMAP chips this hwmod is present on
dc6d1cda 475 * @_lock: spinlock serializing operations on this hwmod
63c85238
PW
476 * @node: list node for hwmod list (internal use)
477 *
50ebdac2
PW
478 * @main_clk refers to this module's "main clock," which for our
479 * purposes is defined as "the functional clock needed for register
480 * accesses to complete." Modules may not have a main clock if the
481 * interface clock also serves as a main clock.
63c85238
PW
482 *
483 * Parameter names beginning with an underscore are managed internally by
484 * the omap_hwmod code and should not be set during initialization.
485 */
486struct omap_hwmod {
487 const char *name;
43b40992 488 struct omap_hwmod_class *class;
63c85238 489 struct omap_device *od;
718bfd76 490 struct omap_hwmod_irq_info *mpu_irqs;
9ee9fff9 491 struct omap_hwmod_dma_info *sdma_reqs;
5365efbe 492 struct omap_hwmod_rst_info *rst_lines;
63c85238
PW
493 union {
494 struct omap_hwmod_omap2_prcm omap2;
495 struct omap_hwmod_omap4_prcm omap4;
496 } prcm;
50ebdac2 497 const char *main_clk;
63c85238
PW
498 struct clk *_clk;
499 struct omap_hwmod_opt_clk *opt_clks;
3b92408c
TG
500 char *vdd_name;
501 struct voltagedomain *voltdm;
63c85238
PW
502 struct omap_hwmod_ocp_if **masters; /* connect to *_IA */
503 struct omap_hwmod_ocp_if **slaves; /* connect to *_TA */
63c85238
PW
504 void *dev_attr;
505 u32 _sysc_cache;
db2a60bf 506 void __iomem *_mpu_rt_va;
dc6d1cda 507 spinlock_t _lock;
63c85238
PW
508 struct list_head node;
509 u16 flags;
510 u8 _mpu_port_index;
63c85238
PW
511 u8 response_lat;
512 u8 mpu_irqs_cnt;
9ee9fff9 513 u8 sdma_reqs_cnt;
5365efbe 514 u8 rst_lines_cnt;
63c85238
PW
515 u8 opt_clks_cnt;
516 u8 masters_cnt;
517 u8 slaves_cnt;
518 u8 hwmods_cnt;
519 u8 _int_flags;
520 u8 _state;
2092e5cc 521 u8 _postsetup_state;
63c85238
PW
522 const struct omap_chip_id omap_chip;
523};
524
525int omap_hwmod_init(struct omap_hwmod **ohs);
63c85238 526struct omap_hwmod *omap_hwmod_lookup(const char *name);
97d60162
PW
527int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
528 void *data);
2092e5cc 529int omap_hwmod_late_init(void);
63c85238
PW
530
531int omap_hwmod_enable(struct omap_hwmod *oh);
84824022 532int _omap_hwmod_enable(struct omap_hwmod *oh);
63c85238 533int omap_hwmod_idle(struct omap_hwmod *oh);
84824022 534int _omap_hwmod_idle(struct omap_hwmod *oh);
63c85238
PW
535int omap_hwmod_shutdown(struct omap_hwmod *oh);
536
aee48e3c
PW
537int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name);
538int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name);
539int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name);
540
63c85238
PW
541int omap_hwmod_enable_clocks(struct omap_hwmod *oh);
542int omap_hwmod_disable_clocks(struct omap_hwmod *oh);
543
46273e6f
KH
544int omap_hwmod_set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode);
545
63c85238
PW
546int omap_hwmod_reset(struct omap_hwmod *oh);
547void omap_hwmod_ocp_barrier(struct omap_hwmod *oh);
548
cc7a1d2a
RN
549void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs);
550u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs);
63c85238
PW
551
552int omap_hwmod_count_resources(struct omap_hwmod *oh);
553int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res);
554
555struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh);
db2a60bf 556void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh);
63c85238
PW
557
558int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
559 struct omap_hwmod *init_oh);
560int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
561 struct omap_hwmod *init_oh);
562
563int omap_hwmod_set_clockact_both(struct omap_hwmod *oh);
564int omap_hwmod_set_clockact_main(struct omap_hwmod *oh);
565int omap_hwmod_set_clockact_iclk(struct omap_hwmod *oh);
566int omap_hwmod_set_clockact_none(struct omap_hwmod *oh);
567
568int omap_hwmod_enable_wakeup(struct omap_hwmod *oh);
569int omap_hwmod_disable_wakeup(struct omap_hwmod *oh);
570
43b40992
PW
571int omap_hwmod_for_each_by_class(const char *classname,
572 int (*fn)(struct omap_hwmod *oh,
573 void *user),
574 void *user);
575
2092e5cc 576int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state);
c80705aa 577u32 omap_hwmod_get_context_loss_count(struct omap_hwmod *oh);
2092e5cc 578
7359154e
PW
579/*
580 * Chip variant-specific hwmod init routines - XXX should be converted
581 * to use initcalls once the initial boot ordering is straightened out
582 */
583extern int omap2420_hwmod_init(void);
584extern int omap2430_hwmod_init(void);
585extern int omap3xxx_hwmod_init(void);
55d2cb08 586extern int omap44xx_hwmod_init(void);
7359154e 587
63c85238 588#endif
This page took 0.129344 seconds and 5 git commands to generate.