tree-wide: fix comment/printk typos
[deliverable/linux.git] / arch / arm / plat-omap / include / plat / omap_hwmod.h
CommitLineData
63c85238
PW
1/*
2 * omap_hwmod macros, structures
3 *
db2a60bf 4 * Copyright (C) 2009-2010 Nokia Corporation
63c85238
PW
5 * Paul Walmsley
6 *
43b40992 7 * Created in collaboration with (alphabetical order): Benoît Cousson,
63c85238
PW
8 * Kevin Hilman, Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari
9 * Poussa, Anand Sawant, Santosh Shilimkar, Richard Woodruff
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 *
15 * These headers and macros are used to define OMAP on-chip module
16 * data and their integration with other OMAP modules and Linux.
74ff3a68
PW
17 * Copious documentation and references can also be found in the
18 * omap_hwmod code, in arch/arm/mach-omap2/omap_hwmod.c (as of this
19 * writing).
63c85238
PW
20 *
21 * To do:
22 * - add interconnect error log structures
23 * - add pinmuxing
24 * - init_conn_id_bit (CONNID_BIT_VECTOR)
25 * - implement default hwmod SMS/SDRC flags?
74ff3a68 26 * - remove unused fields
63c85238
PW
27 *
28 */
29#ifndef __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
30#define __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
31
32#include <linux/kernel.h>
358f0e63 33#include <linux/list.h>
63c85238 34#include <linux/ioport.h>
12b1fdb4 35#include <linux/mutex.h>
ce491cf8 36#include <plat/cpu.h>
63c85238
PW
37
38struct omap_device;
39
358f0e63
TG
40extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type1;
41extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type2;
42
43/*
44 * OCP SYSCONFIG bit shifts/masks TYPE1. These are for IPs compliant
45 * with the original PRCM protocol defined for OMAP2420
46 */
47#define SYSC_TYPE1_MIDLEMODE_SHIFT 12
48#define SYSC_TYPE1_MIDLEMODE_MASK (0x3 << SYSC_MIDLEMODE_SHIFT)
49#define SYSC_TYPE1_CLOCKACTIVITY_SHIFT 8
50#define SYSC_TYPE1_CLOCKACTIVITY_MASK (0x3 << SYSC_CLOCKACTIVITY_SHIFT)
51#define SYSC_TYPE1_SIDLEMODE_SHIFT 3
52#define SYSC_TYPE1_SIDLEMODE_MASK (0x3 << SYSC_SIDLEMODE_SHIFT)
53#define SYSC_TYPE1_ENAWAKEUP_SHIFT 2
54#define SYSC_TYPE1_ENAWAKEUP_MASK (1 << SYSC_ENAWAKEUP_SHIFT)
55#define SYSC_TYPE1_SOFTRESET_SHIFT 1
56#define SYSC_TYPE1_SOFTRESET_MASK (1 << SYSC_SOFTRESET_SHIFT)
57#define SYSC_TYPE1_AUTOIDLE_SHIFT 0
58#define SYSC_TYPE1_AUTOIDLE_MASK (1 << SYSC_AUTOIDLE_SHIFT)
59
60/*
61 * OCP SYSCONFIG bit shifts/masks TYPE2. These are for IPs compliant
62 * with the new PRCM protocol defined for new OMAP4 IPs.
63 */
64#define SYSC_TYPE2_SOFTRESET_SHIFT 0
65#define SYSC_TYPE2_SOFTRESET_MASK (1 << SYSC_TYPE2_SOFTRESET_SHIFT)
66#define SYSC_TYPE2_SIDLEMODE_SHIFT 2
67#define SYSC_TYPE2_SIDLEMODE_MASK (0x3 << SYSC_TYPE2_SIDLEMODE_SHIFT)
68#define SYSC_TYPE2_MIDLEMODE_SHIFT 4
69#define SYSC_TYPE2_MIDLEMODE_MASK (0x3 << SYSC_TYPE2_MIDLEMODE_SHIFT)
63c85238
PW
70
71/* OCP SYSSTATUS bit shifts/masks */
72#define SYSS_RESETDONE_SHIFT 0
73#define SYSS_RESETDONE_MASK (1 << SYSS_RESETDONE_SHIFT)
74
75/* Master standby/slave idle mode flags */
76#define HWMOD_IDLEMODE_FORCE (1 << 0)
77#define HWMOD_IDLEMODE_NO (1 << 1)
78#define HWMOD_IDLEMODE_SMART (1 << 2)
79
63c85238 80/**
718bfd76
PW
81 * struct omap_hwmod_irq_info - MPU IRQs used by the hwmod
82 * @name: name of the IRQ channel (module local name)
83 * @irq_ch: IRQ channel ID
84 *
85 * @name should be something short, e.g., "tx" or "rx". It is for use
86 * by platform_get_resource_byname(). It is defined locally to the
87 * hwmod.
88 */
89struct omap_hwmod_irq_info {
90 const char *name;
91 u16 irq;
92};
93
94/**
95 * struct omap_hwmod_dma_info - DMA channels used by the hwmod
63c85238 96 * @name: name of the DMA channel (module local name)
9ee9fff9 97 * @dma_req: DMA request ID
63c85238
PW
98 *
99 * @name should be something short, e.g., "tx" or "rx". It is for use
100 * by platform_get_resource_byname(). It is defined locally to the
101 * hwmod.
102 */
103struct omap_hwmod_dma_info {
104 const char *name;
9ee9fff9 105 u16 dma_req;
63c85238
PW
106};
107
5365efbe
BC
108/**
109 * struct omap_hwmod_rst_info - IPs reset lines use by hwmod
110 * @name: name of the reset line (module local name)
111 * @rst_shift: Offset of the reset bit
112 *
113 * @name should be something short, e.g., "cpu0" or "rst". It is defined
114 * locally to the hwmod.
115 */
116struct omap_hwmod_rst_info {
117 const char *name;
118 u8 rst_shift;
119};
120
63c85238
PW
121/**
122 * struct omap_hwmod_opt_clk - optional clocks used by this hwmod
123 * @role: "sys", "32k", "tv", etc -- for use in clk_get()
50ebdac2 124 * @clk: opt clock: OMAP clock name
63c85238
PW
125 * @_clk: pointer to the struct clk (filled in at runtime)
126 *
127 * The module's interface clock and main functional clock should not
128 * be added as optional clocks.
129 */
130struct omap_hwmod_opt_clk {
131 const char *role;
50ebdac2 132 const char *clk;
63c85238
PW
133 struct clk *_clk;
134};
135
136
137/* omap_hwmod_omap2_firewall.flags bits */
138#define OMAP_FIREWALL_L3 (1 << 0)
139#define OMAP_FIREWALL_L4 (1 << 1)
140
141/**
142 * struct omap_hwmod_omap2_firewall - OMAP2/3 device firewall data
143 * @l3_perm_bit: bit shift for L3_PM_*_PERMISSION_*
144 * @l4_fw_region: L4 firewall region ID
145 * @l4_prot_group: L4 protection group ID
146 * @flags: (see omap_hwmod_omap2_firewall.flags macros above)
147 */
148struct omap_hwmod_omap2_firewall {
149 u8 l3_perm_bit;
150 u8 l4_fw_region;
151 u8 l4_prot_group;
152 u8 flags;
153};
154
155
156/*
157 * omap_hwmod_addr_space.flags bits
158 *
159 * ADDR_MAP_ON_INIT: Map this address space during omap_hwmod init.
160 * ADDR_TYPE_RT: Address space contains module register target data.
161 */
162#define ADDR_MAP_ON_INIT (1 << 0)
163#define ADDR_TYPE_RT (1 << 1)
164
165/**
166 * struct omap_hwmod_addr_space - MPU address space handled by the hwmod
167 * @pa_start: starting physical address
168 * @pa_end: ending physical address
169 * @flags: (see omap_hwmod_addr_space.flags macros above)
170 *
171 * Address space doesn't necessarily follow physical interconnect
172 * structure. GPMC is one example.
173 */
174struct omap_hwmod_addr_space {
175 u32 pa_start;
176 u32 pa_end;
177 u8 flags;
178};
179
180
181/*
182 * omap_hwmod_ocp_if.user bits: these indicate the initiators that use this
183 * interface to interact with the hwmod. Used to add sleep dependencies
184 * when the module is enabled or disabled.
185 */
186#define OCP_USER_MPU (1 << 0)
187#define OCP_USER_SDMA (1 << 1)
188
189/* omap_hwmod_ocp_if.flags bits */
33f7ec81
BC
190#define OCPIF_SWSUP_IDLE (1 << 0)
191#define OCPIF_CAN_BURST (1 << 1)
63c85238
PW
192
193/**
194 * struct omap_hwmod_ocp_if - OCP interface data
195 * @master: struct omap_hwmod that initiates OCP transactions on this link
196 * @slave: struct omap_hwmod that responds to OCP transactions on this link
197 * @addr: address space associated with this link
50ebdac2 198 * @clk: interface clock: OMAP clock name
63c85238
PW
199 * @_clk: pointer to the interface struct clk (filled in at runtime)
200 * @fw: interface firewall data
201 * @addr_cnt: ARRAY_SIZE(@addr)
202 * @width: OCP data width
203 * @thread_cnt: number of threads
204 * @max_burst_len: maximum burst length in @width sized words (0 if unlimited)
205 * @user: initiators using this interface (see OCP_USER_* macros above)
206 * @flags: OCP interface flags (see OCPIF_* macros above)
207 *
208 * It may also be useful to add a tag_cnt field for OCP2.x devices.
209 *
210 * Parameter names beginning with an underscore are managed internally by
211 * the omap_hwmod code and should not be set during initialization.
212 */
213struct omap_hwmod_ocp_if {
214 struct omap_hwmod *master;
215 struct omap_hwmod *slave;
216 struct omap_hwmod_addr_space *addr;
50ebdac2 217 const char *clk;
63c85238
PW
218 struct clk *_clk;
219 union {
220 struct omap_hwmod_omap2_firewall omap2;
221 } fw;
222 u8 addr_cnt;
223 u8 width;
224 u8 thread_cnt;
225 u8 max_burst_len;
226 u8 user;
227 u8 flags;
228};
229
230
231/* Macros for use in struct omap_hwmod_sysconfig */
232
233/* Flags for use in omap_hwmod_sysconfig.idlemodes */
234#define MASTER_STANDBY_SHIFT 2
235#define SLAVE_IDLE_SHIFT 0
236#define SIDLE_FORCE (HWMOD_IDLEMODE_FORCE << SLAVE_IDLE_SHIFT)
237#define SIDLE_NO (HWMOD_IDLEMODE_NO << SLAVE_IDLE_SHIFT)
238#define SIDLE_SMART (HWMOD_IDLEMODE_SMART << SLAVE_IDLE_SHIFT)
239#define MSTANDBY_FORCE (HWMOD_IDLEMODE_FORCE << MASTER_STANDBY_SHIFT)
240#define MSTANDBY_NO (HWMOD_IDLEMODE_NO << MASTER_STANDBY_SHIFT)
241#define MSTANDBY_SMART (HWMOD_IDLEMODE_SMART << MASTER_STANDBY_SHIFT)
242
243/* omap_hwmod_sysconfig.sysc_flags capability flags */
244#define SYSC_HAS_AUTOIDLE (1 << 0)
245#define SYSC_HAS_SOFTRESET (1 << 1)
246#define SYSC_HAS_ENAWAKEUP (1 << 2)
247#define SYSC_HAS_EMUFREE (1 << 3)
248#define SYSC_HAS_CLOCKACTIVITY (1 << 4)
249#define SYSC_HAS_SIDLEMODE (1 << 5)
250#define SYSC_HAS_MIDLEMODE (1 << 6)
2cb06814 251#define SYSS_HAS_RESET_STATUS (1 << 7)
883edfdd 252#define SYSC_NO_CACHE (1 << 8) /* XXX SW flag, belongs elsewhere */
2cb06814 253#define SYSC_HAS_RESET_STATUS (1 << 9)
63c85238
PW
254
255/* omap_hwmod_sysconfig.clockact flags */
256#define CLOCKACT_TEST_BOTH 0x0
257#define CLOCKACT_TEST_MAIN 0x1
258#define CLOCKACT_TEST_ICLK 0x2
259#define CLOCKACT_TEST_NONE 0x3
260
358f0e63
TG
261/**
262 * struct omap_hwmod_sysc_fields - hwmod OCP_SYSCONFIG register field offsets.
263 * @midle_shift: Offset of the midle bit
264 * @clkact_shift: Offset of the clockactivity bit
265 * @sidle_shift: Offset of the sidle bit
266 * @enwkup_shift: Offset of the enawakeup bit
267 * @srst_shift: Offset of the softreset bit
43b40992 268 * @autoidle_shift: Offset of the autoidle bit
358f0e63
TG
269 */
270struct omap_hwmod_sysc_fields {
271 u8 midle_shift;
272 u8 clkact_shift;
273 u8 sidle_shift;
274 u8 enwkup_shift;
275 u8 srst_shift;
276 u8 autoidle_shift;
277};
278
63c85238 279/**
43b40992 280 * struct omap_hwmod_class_sysconfig - hwmod class OCP_SYS* data
63c85238
PW
281 * @rev_offs: IP block revision register offset (from module base addr)
282 * @sysc_offs: OCP_SYSCONFIG register offset (from module base addr)
283 * @syss_offs: OCP_SYSSTATUS register offset (from module base addr)
284 * @idlemodes: One or more of {SIDLE,MSTANDBY}_{OFF,FORCE,SMART}
285 * @sysc_flags: SYS{C,S}_HAS* flags indicating SYSCONFIG bits supported
286 * @clockact: the default value of the module CLOCKACTIVITY bits
287 *
288 * @clockact describes to the module which clocks are likely to be
289 * disabled when the PRCM issues its idle request to the module. Some
290 * modules have separate clockdomains for the interface clock and main
291 * functional clock, and can check whether they should acknowledge the
292 * idle request based on the internal module functionality that has
293 * been associated with the clocks marked in @clockact. This field is
294 * only used if HWMOD_SET_DEFAULT_CLOCKACT is set (see below)
295 *
358f0e63
TG
296 * @sysc_fields: structure containing the offset positions of various bits in
297 * SYSCONFIG register. This can be populated using omap_hwmod_sysc_type1 or
298 * omap_hwmod_sysc_type2 defined in omap_hwmod_common_data.c depending on
299 * whether the device ip is compliant with the original PRCM protocol
43b40992
PW
300 * defined for OMAP2420 or the new PRCM protocol for new OMAP4 IPs.
301 * If the device follows a different scheme for the sysconfig register ,
358f0e63 302 * then this field has to be populated with the correct offset structure.
63c85238 303 */
43b40992 304struct omap_hwmod_class_sysconfig {
63c85238
PW
305 u16 rev_offs;
306 u16 sysc_offs;
307 u16 syss_offs;
56dc79ab 308 u16 sysc_flags;
63c85238 309 u8 idlemodes;
63c85238 310 u8 clockact;
358f0e63 311 struct omap_hwmod_sysc_fields *sysc_fields;
63c85238
PW
312};
313
314/**
315 * struct omap_hwmod_omap2_prcm - OMAP2/3-specific PRCM data
316 * @module_offs: PRCM submodule offset from the start of the PRM/CM
317 * @prcm_reg_id: PRCM register ID (e.g., 3 for CM_AUTOIDLE3)
318 * @module_bit: register bit shift for AUTOIDLE, WKST, WKEN, GRPSEL regs
319 * @idlest_reg_id: IDLEST register ID (e.g., 3 for CM_IDLEST3)
320 * @idlest_idle_bit: register bit shift for CM_IDLEST slave idle bit
321 * @idlest_stdby_bit: register bit shift for CM_IDLEST master standby bit
322 *
323 * @prcm_reg_id and @module_bit are specific to the AUTOIDLE, WKST,
324 * WKEN, GRPSEL registers. In an ideal world, no extra information
325 * would be needed for IDLEST information, but alas, there are some
326 * exceptions, so @idlest_reg_id, @idlest_idle_bit, @idlest_stdby_bit
327 * are needed for the IDLEST registers (c.f. 2430 I2CHS, 3430 USBHOST)
328 */
329struct omap_hwmod_omap2_prcm {
330 s16 module_offs;
331 u8 prcm_reg_id;
332 u8 module_bit;
333 u8 idlest_reg_id;
334 u8 idlest_idle_bit;
335 u8 idlest_stdby_bit;
336};
337
338
339/**
340 * struct omap_hwmod_omap4_prcm - OMAP4-specific PRCM data
53934aa7 341 * @clkctrl_reg: PRCM address of the clock control register
b595076a 342 * @rstctrl_reg: address of the XXX_RSTCTRL register located in the PRM
63c85238
PW
343 * @submodule_wkdep_bit: bit shift of the WKDEP range
344 */
345struct omap_hwmod_omap4_prcm {
53934aa7 346 void __iomem *clkctrl_reg;
5365efbe 347 void __iomem *rstctrl_reg;
53934aa7 348 u8 submodule_wkdep_bit;
63c85238
PW
349};
350
351
352/*
353 * omap_hwmod.flags definitions
354 *
355 * HWMOD_SWSUP_SIDLE: omap_hwmod code should manually bring module in and out
356 * of idle, rather than relying on module smart-idle
357 * HWMOD_SWSUP_MSTDBY: omap_hwmod code should manually bring module in and out
358 * of standby, rather than relying on module smart-standby
359 * HWMOD_INIT_NO_RESET: don't reset this module at boot - important for
360 * SDRAM controller, etc.
361 * HWMOD_INIT_NO_IDLE: don't idle this module at boot - important for SDRAM
362 * controller, etc.
726072e5
PW
363 * HWMOD_NO_AUTOIDLE: disable module autoidle (OCP_SYSCONFIG.AUTOIDLE)
364 * when module is enabled, rather than the default, which is to
365 * enable autoidle
63c85238 366 * HWMOD_SET_DEFAULT_CLOCKACT: program CLOCKACTIVITY bits at startup
33f7ec81
BC
367 * HWMOD_NO_IDLEST : this module does not have idle status - this is the case
368 * only for few initiator modules on OMAP2 & 3.
96835af9
BC
369 * HWMOD_CONTROL_OPT_CLKS_IN_RESET: Enable all optional clocks during reset.
370 * This is needed for devices like DSS that require optional clocks enabled
371 * in order to complete the reset. Optional clocks will be disabled
372 * again after the reset.
cc7a1d2a 373 * HWMOD_16BIT_REG: Module has 16bit registers
63c85238
PW
374 */
375#define HWMOD_SWSUP_SIDLE (1 << 0)
376#define HWMOD_SWSUP_MSTANDBY (1 << 1)
377#define HWMOD_INIT_NO_RESET (1 << 2)
378#define HWMOD_INIT_NO_IDLE (1 << 3)
726072e5
PW
379#define HWMOD_NO_OCP_AUTOIDLE (1 << 4)
380#define HWMOD_SET_DEFAULT_CLOCKACT (1 << 5)
33f7ec81 381#define HWMOD_NO_IDLEST (1 << 6)
96835af9 382#define HWMOD_CONTROL_OPT_CLKS_IN_RESET (1 << 7)
cc7a1d2a 383#define HWMOD_16BIT_REG (1 << 8)
63c85238
PW
384
385/*
386 * omap_hwmod._int_flags definitions
387 * These are for internal use only and are managed by the omap_hwmod code.
388 *
389 * _HWMOD_NO_MPU_PORT: no path exists for the MPU to write to this module
390 * _HWMOD_WAKEUP_ENABLED: set when the omap_hwmod code has enabled ENAWAKEUP
391 * _HWMOD_SYSCONFIG_LOADED: set when the OCP_SYSCONFIG value has been cached
392 */
393#define _HWMOD_NO_MPU_PORT (1 << 0)
394#define _HWMOD_WAKEUP_ENABLED (1 << 1)
395#define _HWMOD_SYSCONFIG_LOADED (1 << 2)
396
397/*
398 * omap_hwmod._state definitions
399 *
400 * INITIALIZED: reset (optionally), initialized, enabled, disabled
401 * (optionally)
402 *
403 *
404 */
405#define _HWMOD_STATE_UNKNOWN 0
406#define _HWMOD_STATE_REGISTERED 1
407#define _HWMOD_STATE_CLKS_INITED 2
408#define _HWMOD_STATE_INITIALIZED 3
409#define _HWMOD_STATE_ENABLED 4
410#define _HWMOD_STATE_IDLE 5
411#define _HWMOD_STATE_DISABLED 6
412
43b40992
PW
413/**
414 * struct omap_hwmod_class - the type of an IP block
415 * @name: name of the hwmod_class
416 * @sysc: device SYSCONFIG/SYSSTATUS register data
417 * @rev: revision of the IP class
418 *
419 * Represent the class of a OMAP hardware "modules" (e.g. timer,
420 * smartreflex, gpio, uart...)
421 */
422struct omap_hwmod_class {
423 const char *name;
424 struct omap_hwmod_class_sysconfig *sysc;
425 u32 rev;
426};
427
63c85238
PW
428/**
429 * struct omap_hwmod - integration data for OMAP hardware "modules" (IP blocks)
430 * @name: name of the hwmod
43b40992 431 * @class: struct omap_hwmod_class * to the class of this hwmod
63c85238
PW
432 * @od: struct omap_device currently associated with this hwmod (internal use)
433 * @mpu_irqs: ptr to an array of MPU IRQs (see also mpu_irqs_cnt)
9ee9fff9 434 * @sdma_reqs: ptr to an array of System DMA request IDs (see sdma_reqs_cnt)
63c85238 435 * @prcm: PRCM data pertaining to this hwmod
50ebdac2 436 * @main_clk: main clock: OMAP clock name
63c85238
PW
437 * @_clk: pointer to the main struct clk (filled in at runtime)
438 * @opt_clks: other device clocks that drivers can request (0..*)
439 * @masters: ptr to array of OCP ifs that this hwmod can initiate on
440 * @slaves: ptr to array of OCP ifs that this hwmod can respond on
63c85238
PW
441 * @dev_attr: arbitrary device attributes that can be passed to the driver
442 * @_sysc_cache: internal-use hwmod flags
db2a60bf 443 * @_mpu_rt_va: cached register target start address (internal use)
63c85238
PW
444 * @_mpu_port_index: cached MPU register target slave ID (internal use)
445 * @msuspendmux_reg_id: CONTROL_MSUSPENDMUX register ID (1-6)
446 * @msuspendmux_shift: CONTROL_MSUSPENDMUX register bit shift
447 * @mpu_irqs_cnt: number of @mpu_irqs
9ee9fff9 448 * @sdma_reqs_cnt: number of @sdma_reqs
63c85238
PW
449 * @opt_clks_cnt: number of @opt_clks
450 * @master_cnt: number of @master entries
451 * @slaves_cnt: number of @slave entries
452 * @response_lat: device OCP response latency (in interface clock cycles)
453 * @_int_flags: internal-use hwmod flags
454 * @_state: internal-use hwmod state
455 * @flags: hwmod flags (documented below)
456 * @omap_chip: OMAP chips this hwmod is present on
12b1fdb4 457 * @_mutex: mutex serializing operations on this hwmod
63c85238
PW
458 * @node: list node for hwmod list (internal use)
459 *
50ebdac2
PW
460 * @main_clk refers to this module's "main clock," which for our
461 * purposes is defined as "the functional clock needed for register
462 * accesses to complete." Modules may not have a main clock if the
463 * interface clock also serves as a main clock.
63c85238
PW
464 *
465 * Parameter names beginning with an underscore are managed internally by
466 * the omap_hwmod code and should not be set during initialization.
467 */
468struct omap_hwmod {
469 const char *name;
43b40992 470 struct omap_hwmod_class *class;
63c85238 471 struct omap_device *od;
718bfd76 472 struct omap_hwmod_irq_info *mpu_irqs;
9ee9fff9 473 struct omap_hwmod_dma_info *sdma_reqs;
5365efbe 474 struct omap_hwmod_rst_info *rst_lines;
63c85238
PW
475 union {
476 struct omap_hwmod_omap2_prcm omap2;
477 struct omap_hwmod_omap4_prcm omap4;
478 } prcm;
50ebdac2 479 const char *main_clk;
63c85238
PW
480 struct clk *_clk;
481 struct omap_hwmod_opt_clk *opt_clks;
482 struct omap_hwmod_ocp_if **masters; /* connect to *_IA */
483 struct omap_hwmod_ocp_if **slaves; /* connect to *_TA */
63c85238
PW
484 void *dev_attr;
485 u32 _sysc_cache;
db2a60bf 486 void __iomem *_mpu_rt_va;
12b1fdb4 487 struct mutex _mutex;
63c85238
PW
488 struct list_head node;
489 u16 flags;
490 u8 _mpu_port_index;
491 u8 msuspendmux_reg_id;
492 u8 msuspendmux_shift;
493 u8 response_lat;
494 u8 mpu_irqs_cnt;
9ee9fff9 495 u8 sdma_reqs_cnt;
5365efbe 496 u8 rst_lines_cnt;
63c85238
PW
497 u8 opt_clks_cnt;
498 u8 masters_cnt;
499 u8 slaves_cnt;
500 u8 hwmods_cnt;
501 u8 _int_flags;
502 u8 _state;
503 const struct omap_chip_id omap_chip;
504};
505
506int omap_hwmod_init(struct omap_hwmod **ohs);
507int omap_hwmod_register(struct omap_hwmod *oh);
508int omap_hwmod_unregister(struct omap_hwmod *oh);
509struct omap_hwmod *omap_hwmod_lookup(const char *name);
97d60162
PW
510int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
511 void *data);
512int omap_hwmod_late_init(u8 skip_setup_idle);
63c85238
PW
513
514int omap_hwmod_enable(struct omap_hwmod *oh);
84824022 515int _omap_hwmod_enable(struct omap_hwmod *oh);
63c85238 516int omap_hwmod_idle(struct omap_hwmod *oh);
84824022 517int _omap_hwmod_idle(struct omap_hwmod *oh);
63c85238
PW
518int omap_hwmod_shutdown(struct omap_hwmod *oh);
519
aee48e3c
PW
520int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name);
521int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name);
522int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name);
523
63c85238
PW
524int omap_hwmod_enable_clocks(struct omap_hwmod *oh);
525int omap_hwmod_disable_clocks(struct omap_hwmod *oh);
526
46273e6f
KH
527int omap_hwmod_set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode);
528
63c85238
PW
529int omap_hwmod_reset(struct omap_hwmod *oh);
530void omap_hwmod_ocp_barrier(struct omap_hwmod *oh);
531
cc7a1d2a
RN
532void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs);
533u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs);
63c85238
PW
534
535int omap_hwmod_count_resources(struct omap_hwmod *oh);
536int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res);
537
538struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh);
db2a60bf 539void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh);
63c85238
PW
540
541int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
542 struct omap_hwmod *init_oh);
543int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
544 struct omap_hwmod *init_oh);
545
546int omap_hwmod_set_clockact_both(struct omap_hwmod *oh);
547int omap_hwmod_set_clockact_main(struct omap_hwmod *oh);
548int omap_hwmod_set_clockact_iclk(struct omap_hwmod *oh);
549int omap_hwmod_set_clockact_none(struct omap_hwmod *oh);
550
551int omap_hwmod_enable_wakeup(struct omap_hwmod *oh);
552int omap_hwmod_disable_wakeup(struct omap_hwmod *oh);
553
43b40992
PW
554int omap_hwmod_for_each_by_class(const char *classname,
555 int (*fn)(struct omap_hwmod *oh,
556 void *user),
557 void *user);
558
7359154e
PW
559/*
560 * Chip variant-specific hwmod init routines - XXX should be converted
561 * to use initcalls once the initial boot ordering is straightened out
562 */
563extern int omap2420_hwmod_init(void);
564extern int omap2430_hwmod_init(void);
565extern int omap3xxx_hwmod_init(void);
55d2cb08 566extern int omap44xx_hwmod_init(void);
7359154e 567
63c85238 568#endif
This page took 0.227213 seconds and 5 git commands to generate.