dma: mv_xor: rename mv_xor_platform_data to mv_xor_channel_data
[deliverable/linux.git] / arch / arm / plat-orion / common.c
CommitLineData
28a2b450
AL
1/*
2 * arch/arm/plat-orion/common.c
3 *
4 * Marvell Orion SoC common setup code used by multiple mach-/common.c
5 *
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
9 */
10
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/platform_device.h>
7e3819d8 14#include <linux/dma-mapping.h>
28a2b450 15#include <linux/serial_8250.h>
9e613f8a 16#include <linux/ata_platform.h>
2f129bf4
AL
17#include <linux/clk.h>
18#include <linux/clkdev.h>
7e3819d8 19#include <linux/mv643xx_eth.h>
aac7ffa3 20#include <linux/mv643xx_i2c.h>
7e3819d8 21#include <net/dsa.h>
c02cecb9
AB
22#include <linux/platform_data/dma-mv_xor.h>
23#include <linux/platform_data/usb-ehci-orion.h>
a855a7ce 24#include <mach/bridge-regs.h>
28a2b450 25
4574b886
AL
26/* Create a clkdev entry for a given device/clk */
27void __init orion_clkdev_add(const char *con_id, const char *dev_id,
28 struct clk *clk)
29{
30 struct clk_lookup *cl;
31
32 cl = clkdev_alloc(clk, con_id, dev_id);
33 if (cl)
34 clkdev_add(cl);
35}
36
37/* Create clkdev entries for all orion platforms except kirkwood.
38 Kirkwood has gated clocks for some of its peripherals, so creates
39 its own clkdev entries. For all the other orion devices, create
40 clkdev entries to the tclk. */
41void __init orion_clkdev_init(struct clk *tclk)
42{
43 orion_clkdev_add(NULL, "orion_spi.0", tclk);
44 orion_clkdev_add(NULL, "orion_spi.1", tclk);
452503eb
AL
45 orion_clkdev_add(NULL, MV643XX_ETH_NAME ".0", tclk);
46 orion_clkdev_add(NULL, MV643XX_ETH_NAME ".1", tclk);
47 orion_clkdev_add(NULL, MV643XX_ETH_NAME ".2", tclk);
48 orion_clkdev_add(NULL, MV643XX_ETH_NAME ".3", tclk);
4f04be62 49 orion_clkdev_add(NULL, "orion_wdt", tclk);
e91cac0a 50 orion_clkdev_add(NULL, MV64XXX_I2C_CTLR_NAME ".0", tclk);
4574b886
AL
51}
52
28a2b450
AL
53/* Fill in the resources structure and link it into the platform
54 device structure. There is always a memory region, and nearly
55 always an interrupt.*/
56static void fill_resources(struct platform_device *device,
57 struct resource *resources,
58 resource_size_t mapbase,
59 resource_size_t size,
60 unsigned int irq)
61{
62 device->resource = resources;
63 device->num_resources = 1;
64 resources[0].flags = IORESOURCE_MEM;
65 resources[0].start = mapbase;
66 resources[0].end = mapbase + size;
67
68 if (irq != NO_IRQ) {
69 device->num_resources++;
70 resources[1].flags = IORESOURCE_IRQ;
71 resources[1].start = irq;
72 resources[1].end = irq;
73 }
74}
75
76/*****************************************************************************
77 * UART
78 ****************************************************************************/
74c33576
AL
79static unsigned long __init uart_get_clk_rate(struct clk *clk)
80{
81 clk_prepare_enable(clk);
82 return clk_get_rate(clk);
83}
84
28a2b450
AL
85static void __init uart_complete(
86 struct platform_device *orion_uart,
87 struct plat_serial8250_port *data,
88 struct resource *resources,
d19beac1 89 void __iomem *membase,
28a2b450
AL
90 resource_size_t mapbase,
91 unsigned int irq,
74c33576 92 struct clk *clk)
28a2b450
AL
93{
94 data->mapbase = mapbase;
d19beac1 95 data->membase = membase;
28a2b450 96 data->irq = irq;
74c33576 97 data->uartclk = uart_get_clk_rate(clk);
28a2b450
AL
98 orion_uart->dev.platform_data = data;
99
100 fill_resources(orion_uart, resources, mapbase, 0xff, irq);
101 platform_device_register(orion_uart);
102}
103
104/*****************************************************************************
105 * UART0
106 ****************************************************************************/
107static struct plat_serial8250_port orion_uart0_data[] = {
108 {
109 .flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF,
110 .iotype = UPIO_MEM,
111 .regshift = 2,
112 }, {
113 },
114};
115
116static struct resource orion_uart0_resources[2];
117
118static struct platform_device orion_uart0 = {
119 .name = "serial8250",
120 .id = PLAT8250_DEV_PLATFORM,
121};
122
d19beac1 123void __init orion_uart0_init(void __iomem *membase,
28a2b450
AL
124 resource_size_t mapbase,
125 unsigned int irq,
74c33576 126 struct clk *clk)
28a2b450
AL
127{
128 uart_complete(&orion_uart0, orion_uart0_data, orion_uart0_resources,
74c33576 129 membase, mapbase, irq, clk);
28a2b450
AL
130}
131
132/*****************************************************************************
133 * UART1
134 ****************************************************************************/
135static struct plat_serial8250_port orion_uart1_data[] = {
136 {
137 .flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF,
138 .iotype = UPIO_MEM,
139 .regshift = 2,
140 }, {
141 },
142};
143
144static struct resource orion_uart1_resources[2];
145
146static struct platform_device orion_uart1 = {
147 .name = "serial8250",
148 .id = PLAT8250_DEV_PLATFORM1,
149};
150
d19beac1 151void __init orion_uart1_init(void __iomem *membase,
28a2b450
AL
152 resource_size_t mapbase,
153 unsigned int irq,
74c33576 154 struct clk *clk)
28a2b450
AL
155{
156 uart_complete(&orion_uart1, orion_uart1_data, orion_uart1_resources,
74c33576 157 membase, mapbase, irq, clk);
28a2b450
AL
158}
159
160/*****************************************************************************
161 * UART2
162 ****************************************************************************/
163static struct plat_serial8250_port orion_uart2_data[] = {
164 {
165 .flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF,
166 .iotype = UPIO_MEM,
167 .regshift = 2,
168 }, {
169 },
170};
171
172static struct resource orion_uart2_resources[2];
173
174static struct platform_device orion_uart2 = {
175 .name = "serial8250",
176 .id = PLAT8250_DEV_PLATFORM2,
177};
178
d19beac1 179void __init orion_uart2_init(void __iomem *membase,
28a2b450
AL
180 resource_size_t mapbase,
181 unsigned int irq,
74c33576 182 struct clk *clk)
28a2b450
AL
183{
184 uart_complete(&orion_uart2, orion_uart2_data, orion_uart2_resources,
74c33576 185 membase, mapbase, irq, clk);
28a2b450
AL
186}
187
188/*****************************************************************************
189 * UART3
190 ****************************************************************************/
191static struct plat_serial8250_port orion_uart3_data[] = {
192 {
193 .flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF,
194 .iotype = UPIO_MEM,
195 .regshift = 2,
196 }, {
197 },
198};
199
200static struct resource orion_uart3_resources[2];
201
202static struct platform_device orion_uart3 = {
203 .name = "serial8250",
204 .id = 3,
205};
206
d19beac1 207void __init orion_uart3_init(void __iomem *membase,
28a2b450
AL
208 resource_size_t mapbase,
209 unsigned int irq,
74c33576 210 struct clk *clk)
28a2b450
AL
211{
212 uart_complete(&orion_uart3, orion_uart3_data, orion_uart3_resources,
74c33576 213 membase, mapbase, irq, clk);
28a2b450 214}
f6eaccb3
AL
215
216/*****************************************************************************
217 * SoC RTC
218 ****************************************************************************/
219static struct resource orion_rtc_resource[2];
220
221void __init orion_rtc_init(unsigned long mapbase,
222 unsigned long irq)
223{
224 orion_rtc_resource[0].start = mapbase;
225 orion_rtc_resource[0].end = mapbase + SZ_32 - 1;
226 orion_rtc_resource[0].flags = IORESOURCE_MEM;
227 orion_rtc_resource[1].start = irq;
228 orion_rtc_resource[1].end = irq;
229 orion_rtc_resource[1].flags = IORESOURCE_IRQ;
230
231 platform_device_register_simple("rtc-mv", -1, orion_rtc_resource, 2);
232}
7e3819d8
AL
233
234/*****************************************************************************
235 * GE
236 ****************************************************************************/
237static __init void ge_complete(
238 struct mv643xx_eth_shared_platform_data *orion_ge_shared_data,
7e3819d8
AL
239 struct resource *orion_ge_resource, unsigned long irq,
240 struct platform_device *orion_ge_shared,
241 struct mv643xx_eth_platform_data *eth_data,
242 struct platform_device *orion_ge)
243{
7e3819d8
AL
244 orion_ge_resource->start = irq;
245 orion_ge_resource->end = irq;
246 eth_data->shared = orion_ge_shared;
247 orion_ge->dev.platform_data = eth_data;
248
249 platform_device_register(orion_ge_shared);
250 platform_device_register(orion_ge);
251}
252
253/*****************************************************************************
254 * GE00
255 ****************************************************************************/
256struct mv643xx_eth_shared_platform_data orion_ge00_shared_data;
257
258static struct resource orion_ge00_shared_resources[] = {
259 {
260 .name = "ge00 base",
261 }, {
262 .name = "ge00 err irq",
263 },
264};
265
266static struct platform_device orion_ge00_shared = {
267 .name = MV643XX_ETH_SHARED_NAME,
268 .id = 0,
269 .dev = {
270 .platform_data = &orion_ge00_shared_data,
271 },
272};
273
274static struct resource orion_ge00_resources[] = {
275 {
276 .name = "ge00 irq",
277 .flags = IORESOURCE_IRQ,
278 },
279};
280
281static struct platform_device orion_ge00 = {
282 .name = MV643XX_ETH_NAME,
283 .id = 0,
284 .num_resources = 1,
285 .resource = orion_ge00_resources,
286 .dev = {
287 .coherent_dma_mask = DMA_BIT_MASK(32),
288 },
289};
290
291void __init orion_ge00_init(struct mv643xx_eth_platform_data *eth_data,
7e3819d8
AL
292 unsigned long mapbase,
293 unsigned long irq,
58569aee
APR
294 unsigned long irq_err,
295 unsigned int tx_csum_limit)
7e3819d8
AL
296{
297 fill_resources(&orion_ge00_shared, orion_ge00_shared_resources,
298 mapbase + 0x2000, SZ_16K - 1, irq_err);
58569aee 299 orion_ge00_shared_data.tx_csum_limit = tx_csum_limit;
452503eb 300 ge_complete(&orion_ge00_shared_data,
7e3819d8
AL
301 orion_ge00_resources, irq, &orion_ge00_shared,
302 eth_data, &orion_ge00);
303}
304
305/*****************************************************************************
306 * GE01
307 ****************************************************************************/
308struct mv643xx_eth_shared_platform_data orion_ge01_shared_data = {
309 .shared_smi = &orion_ge00_shared,
310};
311
312static struct resource orion_ge01_shared_resources[] = {
313 {
314 .name = "ge01 base",
315 }, {
316 .name = "ge01 err irq",
317 },
318};
319
320static struct platform_device orion_ge01_shared = {
321 .name = MV643XX_ETH_SHARED_NAME,
322 .id = 1,
323 .dev = {
324 .platform_data = &orion_ge01_shared_data,
325 },
326};
327
328static struct resource orion_ge01_resources[] = {
329 {
330 .name = "ge01 irq",
331 .flags = IORESOURCE_IRQ,
332 },
333};
334
335static struct platform_device orion_ge01 = {
336 .name = MV643XX_ETH_NAME,
337 .id = 1,
338 .num_resources = 1,
339 .resource = orion_ge01_resources,
340 .dev = {
341 .coherent_dma_mask = DMA_BIT_MASK(32),
342 },
343};
344
345void __init orion_ge01_init(struct mv643xx_eth_platform_data *eth_data,
7e3819d8
AL
346 unsigned long mapbase,
347 unsigned long irq,
58569aee
APR
348 unsigned long irq_err,
349 unsigned int tx_csum_limit)
7e3819d8
AL
350{
351 fill_resources(&orion_ge01_shared, orion_ge01_shared_resources,
352 mapbase + 0x2000, SZ_16K - 1, irq_err);
58569aee 353 orion_ge01_shared_data.tx_csum_limit = tx_csum_limit;
452503eb 354 ge_complete(&orion_ge01_shared_data,
7e3819d8
AL
355 orion_ge01_resources, irq, &orion_ge01_shared,
356 eth_data, &orion_ge01);
357}
358
359/*****************************************************************************
360 * GE10
361 ****************************************************************************/
362struct mv643xx_eth_shared_platform_data orion_ge10_shared_data = {
363 .shared_smi = &orion_ge00_shared,
364};
365
366static struct resource orion_ge10_shared_resources[] = {
367 {
368 .name = "ge10 base",
369 }, {
370 .name = "ge10 err irq",
371 },
372};
373
374static struct platform_device orion_ge10_shared = {
375 .name = MV643XX_ETH_SHARED_NAME,
376 .id = 1,
377 .dev = {
378 .platform_data = &orion_ge10_shared_data,
379 },
380};
381
382static struct resource orion_ge10_resources[] = {
383 {
384 .name = "ge10 irq",
385 .flags = IORESOURCE_IRQ,
386 },
387};
388
389static struct platform_device orion_ge10 = {
390 .name = MV643XX_ETH_NAME,
391 .id = 1,
392 .num_resources = 2,
393 .resource = orion_ge10_resources,
394 .dev = {
395 .coherent_dma_mask = DMA_BIT_MASK(32),
396 },
397};
398
399void __init orion_ge10_init(struct mv643xx_eth_platform_data *eth_data,
7e3819d8
AL
400 unsigned long mapbase,
401 unsigned long irq,
452503eb 402 unsigned long irq_err)
7e3819d8
AL
403{
404 fill_resources(&orion_ge10_shared, orion_ge10_shared_resources,
405 mapbase + 0x2000, SZ_16K - 1, irq_err);
452503eb 406 ge_complete(&orion_ge10_shared_data,
7e3819d8
AL
407 orion_ge10_resources, irq, &orion_ge10_shared,
408 eth_data, &orion_ge10);
409}
410
411/*****************************************************************************
412 * GE11
413 ****************************************************************************/
414struct mv643xx_eth_shared_platform_data orion_ge11_shared_data = {
415 .shared_smi = &orion_ge00_shared,
416};
417
418static struct resource orion_ge11_shared_resources[] = {
419 {
420 .name = "ge11 base",
421 }, {
422 .name = "ge11 err irq",
423 },
424};
425
426static struct platform_device orion_ge11_shared = {
427 .name = MV643XX_ETH_SHARED_NAME,
428 .id = 1,
429 .dev = {
430 .platform_data = &orion_ge11_shared_data,
431 },
432};
433
434static struct resource orion_ge11_resources[] = {
435 {
436 .name = "ge11 irq",
437 .flags = IORESOURCE_IRQ,
438 },
439};
440
441static struct platform_device orion_ge11 = {
442 .name = MV643XX_ETH_NAME,
443 .id = 1,
444 .num_resources = 2,
445 .resource = orion_ge11_resources,
446 .dev = {
447 .coherent_dma_mask = DMA_BIT_MASK(32),
448 },
449};
450
451void __init orion_ge11_init(struct mv643xx_eth_platform_data *eth_data,
7e3819d8
AL
452 unsigned long mapbase,
453 unsigned long irq,
452503eb 454 unsigned long irq_err)
7e3819d8
AL
455{
456 fill_resources(&orion_ge11_shared, orion_ge11_shared_resources,
457 mapbase + 0x2000, SZ_16K - 1, irq_err);
452503eb 458 ge_complete(&orion_ge11_shared_data,
7e3819d8
AL
459 orion_ge11_resources, irq, &orion_ge11_shared,
460 eth_data, &orion_ge11);
461}
462
463/*****************************************************************************
464 * Ethernet switch
465 ****************************************************************************/
466static struct resource orion_switch_resources[] = {
467 {
468 .start = 0,
469 .end = 0,
470 .flags = IORESOURCE_IRQ,
471 },
472};
473
474static struct platform_device orion_switch_device = {
475 .name = "dsa",
476 .id = 0,
477 .num_resources = 0,
478 .resource = orion_switch_resources,
479};
480
481void __init orion_ge00_switch_init(struct dsa_platform_data *d, int irq)
482{
483 int i;
484
485 if (irq != NO_IRQ) {
486 orion_switch_resources[0].start = irq;
487 orion_switch_resources[0].end = irq;
488 orion_switch_device.num_resources = 1;
489 }
490
491 d->netdev = &orion_ge00.dev;
492 for (i = 0; i < d->nr_chips; i++)
493 d->chip[i].mii_bus = &orion_ge00_shared.dev;
494 orion_switch_device.dev.platform_data = d;
495
496 platform_device_register(&orion_switch_device);
497}
aac7ffa3
AL
498
499/*****************************************************************************
500 * I2C
501 ****************************************************************************/
502static struct mv64xxx_i2c_pdata orion_i2c_pdata = {
503 .freq_n = 3,
504 .timeout = 1000, /* Default timeout of 1 second */
505};
506
507static struct resource orion_i2c_resources[2];
508
509static struct platform_device orion_i2c = {
510 .name = MV64XXX_I2C_CTLR_NAME,
511 .id = 0,
512 .dev = {
513 .platform_data = &orion_i2c_pdata,
514 },
515};
516
517static struct mv64xxx_i2c_pdata orion_i2c_1_pdata = {
518 .freq_n = 3,
519 .timeout = 1000, /* Default timeout of 1 second */
520};
521
522static struct resource orion_i2c_1_resources[2];
523
524static struct platform_device orion_i2c_1 = {
525 .name = MV64XXX_I2C_CTLR_NAME,
526 .id = 1,
527 .dev = {
528 .platform_data = &orion_i2c_1_pdata,
529 },
530};
531
532void __init orion_i2c_init(unsigned long mapbase,
533 unsigned long irq,
534 unsigned long freq_m)
535{
536 orion_i2c_pdata.freq_m = freq_m;
537 fill_resources(&orion_i2c, orion_i2c_resources, mapbase,
538 SZ_32 - 1, irq);
539 platform_device_register(&orion_i2c);
540}
541
542void __init orion_i2c_1_init(unsigned long mapbase,
543 unsigned long irq,
544 unsigned long freq_m)
545{
546 orion_i2c_1_pdata.freq_m = freq_m;
547 fill_resources(&orion_i2c_1, orion_i2c_1_resources, mapbase,
548 SZ_32 - 1, irq);
549 platform_device_register(&orion_i2c_1);
550}
980f9f60
AL
551
552/*****************************************************************************
553 * SPI
554 ****************************************************************************/
980f9f60
AL
555static struct resource orion_spi_resources;
556
557static struct platform_device orion_spi = {
558 .name = "orion_spi",
559 .id = 0,
980f9f60
AL
560};
561
980f9f60
AL
562static struct resource orion_spi_1_resources;
563
564static struct platform_device orion_spi_1 = {
565 .name = "orion_spi",
566 .id = 1,
980f9f60
AL
567};
568
569/* Note: The SPI silicon core does have interrupts. However the
570 * current Linux software driver does not use interrupts. */
571
4574b886 572void __init orion_spi_init(unsigned long mapbase)
980f9f60 573{
980f9f60
AL
574 fill_resources(&orion_spi, &orion_spi_resources,
575 mapbase, SZ_512 - 1, NO_IRQ);
576 platform_device_register(&orion_spi);
577}
578
4574b886 579void __init orion_spi_1_init(unsigned long mapbase)
980f9f60 580{
980f9f60
AL
581 fill_resources(&orion_spi_1, &orion_spi_1_resources,
582 mapbase, SZ_512 - 1, NO_IRQ);
583 platform_device_register(&orion_spi_1);
584}
5e00d378
AL
585
586/*****************************************************************************
587 * Watchdog
588 ****************************************************************************/
a855a7ce 589static struct resource orion_wdt_resource =
0fa1f060 590 DEFINE_RES_MEM(TIMER_PHYS_BASE, 0x28);
a855a7ce 591
5e00d378
AL
592static struct platform_device orion_wdt_device = {
593 .name = "orion_wdt",
594 .id = -1,
a855a7ce 595 .num_resources = 1,
4f04be62 596 .resource = &orion_wdt_resource,
5e00d378
AL
597};
598
4f04be62 599void __init orion_wdt_init(void)
5e00d378 600{
5e00d378
AL
601 platform_device_register(&orion_wdt_device);
602}
ee962723
AL
603
604/*****************************************************************************
605 * XOR
606 ****************************************************************************/
ee962723
AL
607static u64 orion_xor_dmamask = DMA_BIT_MASK(32);
608
ee962723
AL
609/*****************************************************************************
610 * XOR0
611 ****************************************************************************/
612static struct resource orion_xor0_shared_resources[] = {
613 {
614 .name = "xor 0 low",
615 .flags = IORESOURCE_MEM,
616 }, {
617 .name = "xor 0 high",
618 .flags = IORESOURCE_MEM,
af19e148
TP
619 }, {
620 .name = "irq channel 0",
621 .flags = IORESOURCE_IRQ,
622 }, {
623 .name = "irq channel 1",
624 .flags = IORESOURCE_IRQ,
ee962723
AL
625 },
626};
627
e39f6ec1 628static struct mv_xor_channel_data orion_xor0_channels_data[2] = {
af19e148 629 {
af19e148
TP
630 .hw_id = 0,
631 .pool_size = PAGE_SIZE,
ee962723 632 },
af19e148 633 {
af19e148
TP
634 .hw_id = 1,
635 .pool_size = PAGE_SIZE,
ee962723
AL
636 },
637};
638
af19e148 639static struct mv_xor_shared_platform_data orion_xor0_pdata = {
e39f6ec1 640 .channels = orion_xor0_channels_data,
ee962723
AL
641};
642
af19e148
TP
643static struct platform_device orion_xor0_shared = {
644 .name = MV_XOR_SHARED_NAME,
645 .id = 0,
646 .num_resources = ARRAY_SIZE(orion_xor0_shared_resources),
647 .resource = orion_xor0_shared_resources,
648 .dev = {
649 .dma_mask = &orion_xor_dmamask,
650 .coherent_dma_mask = DMA_BIT_MASK(64),
651 .platform_data = &orion_xor0_pdata,
ee962723
AL
652 },
653};
654
db33f4de 655void __init orion_xor0_init(unsigned long mapbase_low,
ee962723
AL
656 unsigned long mapbase_high,
657 unsigned long irq_0,
658 unsigned long irq_1)
659{
ee962723
AL
660 orion_xor0_shared_resources[0].start = mapbase_low;
661 orion_xor0_shared_resources[0].end = mapbase_low + 0xff;
662 orion_xor0_shared_resources[1].start = mapbase_high;
663 orion_xor0_shared_resources[1].end = mapbase_high + 0xff;
664
af19e148
TP
665 orion_xor0_shared_resources[2].start = irq_0;
666 orion_xor0_shared_resources[2].end = irq_0;
667 orion_xor0_shared_resources[3].start = irq_1;
668 orion_xor0_shared_resources[3].end = irq_1;
ee962723 669
af19e148
TP
670 /*
671 * two engines can't do memset simultaneously, this limitation
672 * satisfied by removing memset support from one of the engines.
673 */
e39f6ec1
TP
674 dma_cap_set(DMA_MEMCPY, orion_xor0_channels_data[0].cap_mask);
675 dma_cap_set(DMA_XOR, orion_xor0_channels_data[0].cap_mask);
ee962723 676
e39f6ec1
TP
677 dma_cap_set(DMA_MEMSET, orion_xor0_channels_data[1].cap_mask);
678 dma_cap_set(DMA_MEMCPY, orion_xor0_channels_data[1].cap_mask);
679 dma_cap_set(DMA_XOR, orion_xor0_channels_data[1].cap_mask);
af19e148
TP
680
681 platform_device_register(&orion_xor0_shared);
ee962723
AL
682}
683
684/*****************************************************************************
685 * XOR1
686 ****************************************************************************/
687static struct resource orion_xor1_shared_resources[] = {
688 {
689 .name = "xor 1 low",
690 .flags = IORESOURCE_MEM,
691 }, {
692 .name = "xor 1 high",
693 .flags = IORESOURCE_MEM,
dd2c57b8
TP
694 }, {
695 .name = "irq channel 0",
696 .flags = IORESOURCE_IRQ,
697 }, {
698 .name = "irq channel 1",
699 .flags = IORESOURCE_IRQ,
ee962723
AL
700 },
701};
702
e39f6ec1 703static struct mv_xor_channel_data orion_xor1_channels_data[2] = {
dd2c57b8 704 {
dd2c57b8
TP
705 .hw_id = 0,
706 .pool_size = PAGE_SIZE,
ee962723 707 },
dd2c57b8 708 {
dd2c57b8
TP
709 .hw_id = 1,
710 .pool_size = PAGE_SIZE,
ee962723
AL
711 },
712};
713
dd2c57b8 714static struct mv_xor_shared_platform_data orion_xor1_pdata = {
e39f6ec1 715 .channels = orion_xor1_channels_data,
ee962723
AL
716};
717
dd2c57b8
TP
718static struct platform_device orion_xor1_shared = {
719 .name = MV_XOR_SHARED_NAME,
720 .id = 1,
721 .num_resources = ARRAY_SIZE(orion_xor1_shared_resources),
722 .resource = orion_xor1_shared_resources,
723 .dev = {
724 .dma_mask = &orion_xor_dmamask,
725 .coherent_dma_mask = DMA_BIT_MASK(64),
726 .platform_data = &orion_xor1_pdata,
ee962723
AL
727 },
728};
729
730void __init orion_xor1_init(unsigned long mapbase_low,
731 unsigned long mapbase_high,
732 unsigned long irq_0,
733 unsigned long irq_1)
734{
735 orion_xor1_shared_resources[0].start = mapbase_low;
736 orion_xor1_shared_resources[0].end = mapbase_low + 0xff;
737 orion_xor1_shared_resources[1].start = mapbase_high;
738 orion_xor1_shared_resources[1].end = mapbase_high + 0xff;
739
dd2c57b8
TP
740 orion_xor1_shared_resources[2].start = irq_0;
741 orion_xor1_shared_resources[2].end = irq_0;
742 orion_xor1_shared_resources[3].start = irq_1;
743 orion_xor1_shared_resources[3].end = irq_1;
ee962723 744
dd2c57b8
TP
745 /*
746 * two engines can't do memset simultaneously, this limitation
747 * satisfied by removing memset support from one of the engines.
748 */
e39f6ec1
TP
749 dma_cap_set(DMA_MEMCPY, orion_xor1_channels_data[0].cap_mask);
750 dma_cap_set(DMA_XOR, orion_xor1_channels_data[0].cap_mask);
ee962723 751
e39f6ec1
TP
752 dma_cap_set(DMA_MEMSET, orion_xor1_channels_data[1].cap_mask);
753 dma_cap_set(DMA_MEMCPY, orion_xor1_channels_data[1].cap_mask);
754 dma_cap_set(DMA_XOR, orion_xor1_channels_data[1].cap_mask);
dd2c57b8
TP
755
756 platform_device_register(&orion_xor1_shared);
ee962723 757}
4fcd3f37
AL
758
759/*****************************************************************************
760 * EHCI
761 ****************************************************************************/
72053353 762static struct orion_ehci_data orion_ehci_data;
4fcd3f37
AL
763static u64 ehci_dmamask = DMA_BIT_MASK(32);
764
765
766/*****************************************************************************
767 * EHCI0
768 ****************************************************************************/
769static struct resource orion_ehci_resources[2];
770
771static struct platform_device orion_ehci = {
772 .name = "orion-ehci",
773 .id = 0,
774 .dev = {
775 .dma_mask = &ehci_dmamask,
776 .coherent_dma_mask = DMA_BIT_MASK(32),
777 .platform_data = &orion_ehci_data,
778 },
779};
780
db33f4de 781void __init orion_ehci_init(unsigned long mapbase,
72053353
AL
782 unsigned long irq,
783 enum orion_ehci_phy_ver phy_version)
4fcd3f37 784{
72053353 785 orion_ehci_data.phy_version = phy_version;
4fcd3f37
AL
786 fill_resources(&orion_ehci, orion_ehci_resources, mapbase, SZ_4K - 1,
787 irq);
788
789 platform_device_register(&orion_ehci);
790}
791
792/*****************************************************************************
793 * EHCI1
794 ****************************************************************************/
795static struct resource orion_ehci_1_resources[2];
796
797static struct platform_device orion_ehci_1 = {
798 .name = "orion-ehci",
799 .id = 1,
800 .dev = {
801 .dma_mask = &ehci_dmamask,
802 .coherent_dma_mask = DMA_BIT_MASK(32),
803 .platform_data = &orion_ehci_data,
804 },
805};
806
db33f4de 807void __init orion_ehci_1_init(unsigned long mapbase,
4fcd3f37
AL
808 unsigned long irq)
809{
4fcd3f37
AL
810 fill_resources(&orion_ehci_1, orion_ehci_1_resources,
811 mapbase, SZ_4K - 1, irq);
812
813 platform_device_register(&orion_ehci_1);
814}
815
816/*****************************************************************************
817 * EHCI2
818 ****************************************************************************/
819static struct resource orion_ehci_2_resources[2];
820
821static struct platform_device orion_ehci_2 = {
822 .name = "orion-ehci",
823 .id = 2,
824 .dev = {
825 .dma_mask = &ehci_dmamask,
826 .coherent_dma_mask = DMA_BIT_MASK(32),
827 .platform_data = &orion_ehci_data,
828 },
829};
830
db33f4de 831void __init orion_ehci_2_init(unsigned long mapbase,
4fcd3f37
AL
832 unsigned long irq)
833{
4fcd3f37
AL
834 fill_resources(&orion_ehci_2, orion_ehci_2_resources,
835 mapbase, SZ_4K - 1, irq);
836
837 platform_device_register(&orion_ehci_2);
838}
9e613f8a
AL
839
840/*****************************************************************************
841 * SATA
842 ****************************************************************************/
843static struct resource orion_sata_resources[2] = {
844 {
845 .name = "sata base",
846 }, {
847 .name = "sata irq",
848 },
849};
850
851static struct platform_device orion_sata = {
852 .name = "sata_mv",
853 .id = 0,
854 .dev = {
855 .coherent_dma_mask = DMA_BIT_MASK(32),
856 },
857};
858
859void __init orion_sata_init(struct mv_sata_platform_data *sata_data,
9e613f8a
AL
860 unsigned long mapbase,
861 unsigned long irq)
862{
9e613f8a
AL
863 orion_sata.dev.platform_data = sata_data;
864 fill_resources(&orion_sata, orion_sata_resources,
865 mapbase, 0x5000 - 1, irq);
866
867 platform_device_register(&orion_sata);
868}
869
44350061
AL
870/*****************************************************************************
871 * Cryptographic Engines and Security Accelerator (CESA)
872 ****************************************************************************/
873static struct resource orion_crypto_resources[] = {
874 {
875 .name = "regs",
876 }, {
877 .name = "crypto interrupt",
878 }, {
879 .name = "sram",
880 .flags = IORESOURCE_MEM,
881 },
882};
9e613f8a 883
44350061
AL
884static struct platform_device orion_crypto = {
885 .name = "mv_crypto",
886 .id = -1,
887};
888
889void __init orion_crypto_init(unsigned long mapbase,
890 unsigned long srambase,
891 unsigned long sram_size,
892 unsigned long irq)
893{
894 fill_resources(&orion_crypto, orion_crypto_resources,
895 mapbase, 0xffff, irq);
896 orion_crypto.num_resources = 3;
897 orion_crypto_resources[2].start = srambase;
898 orion_crypto_resources[2].end = srambase + sram_size - 1;
899
900 platform_device_register(&orion_crypto);
901}
This page took 0.127534 seconds and 5 git commands to generate.