ARM: SAMSUNG: Add GPIO configuration read calls
[deliverable/linux.git] / arch / arm / plat-s3c24xx / pm.c
CommitLineData
a21765a7
BD
1/* linux/arch/arm/plat-s3c24xx/pm.c
2 *
ccae941e 3 * Copyright (c) 2004-2006 Simtec Electronics
a21765a7
BD
4 * Ben Dooks <ben@simtec.co.uk>
5 *
6 * S3C24XX Power Manager (Suspend-To-RAM) support
7 *
8 * See Documentation/arm/Samsung-S3C24XX/Suspend.txt for more information
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 *
24 * Parts based on arch/arm/mach-pxa/pm.c
25 *
26 * Thanks to Dimitry Andric for debugging
27*/
28
29#include <linux/init.h>
30#include <linux/suspend.h>
31#include <linux/errno.h>
32#include <linux/time.h>
ec976d6e 33#include <linux/gpio.h>
a21765a7 34#include <linux/interrupt.h>
a21765a7 35#include <linux/serial_core.h>
fced80c7 36#include <linux/io.h>
a21765a7 37
a2b7ba9c 38#include <plat/regs-serial.h>
a09e64fb
RK
39#include <mach/regs-clock.h>
40#include <mach/regs-gpio.h>
41#include <mach/regs-mem.h>
42#include <mach/regs-irq.h>
a21765a7
BD
43
44#include <asm/mach/time.h>
45
40b956f0 46#include <plat/gpio-cfg.h>
a2b7ba9c 47#include <plat/pm.h>
a21765a7 48
a21765a7
BD
49#define PFX "s3c24xx-pm: "
50
51static struct sleep_save core_save[] = {
52 SAVE_ITEM(S3C2410_LOCKTIME),
53 SAVE_ITEM(S3C2410_CLKCON),
54
55 /* we restore the timings here, with the proviso that the board
56 * brings the system up in an slower, or equal frequency setting
57 * to the original system.
58 *
59 * if we cannot guarantee this, then things are going to go very
60 * wrong here, as we modify the refresh and both pll settings.
61 */
62
63 SAVE_ITEM(S3C2410_BWSCON),
64 SAVE_ITEM(S3C2410_BANKCON0),
65 SAVE_ITEM(S3C2410_BANKCON1),
66 SAVE_ITEM(S3C2410_BANKCON2),
67 SAVE_ITEM(S3C2410_BANKCON3),
68 SAVE_ITEM(S3C2410_BANKCON4),
69 SAVE_ITEM(S3C2410_BANKCON5),
70
e425382e 71#ifndef CONFIG_CPU_FREQ
a21765a7
BD
72 SAVE_ITEM(S3C2410_CLKDIVN),
73 SAVE_ITEM(S3C2410_MPLLCON),
e425382e
BD
74 SAVE_ITEM(S3C2410_REFRESH),
75#endif
a21765a7
BD
76 SAVE_ITEM(S3C2410_UPLLCON),
77 SAVE_ITEM(S3C2410_CLKSLOW),
a21765a7
BD
78};
79
62feee64 80static struct sleep_save misc_save[] = {
a21765a7
BD
81 SAVE_ITEM(S3C2410_DCLKCON),
82};
83
549c7e33 84/* s3c_pm_check_resume_pin
a21765a7
BD
85 *
86 * check to see if the pin is configured correctly for sleep mode, and
87 * make any necessary adjustments if it is not
88*/
89
549c7e33 90static void s3c_pm_check_resume_pin(unsigned int pin, unsigned int irqoffs)
a21765a7
BD
91{
92 unsigned long irqstate;
93 unsigned long pinstate;
5690a626 94 int irq = gpio_to_irq(pin);
a21765a7
BD
95
96 if (irqoffs < 4)
97 irqstate = s3c_irqwake_intmask & (1L<<irqoffs);
98 else
99 irqstate = s3c_irqwake_eintmask & (1L<<irqoffs);
100
101 pinstate = s3c2410_gpio_getcfg(pin);
102
103 if (!irqstate) {
104 if (pinstate == S3C2410_GPIO_IRQ)
6419711a 105 S3C_PMDBG("Leaving IRQ %d (pin %d) enabled\n", irq, pin);
a21765a7
BD
106 } else {
107 if (pinstate == S3C2410_GPIO_IRQ) {
6419711a 108 S3C_PMDBG("Disabling IRQ %d (pin %d)\n", irq, pin);
40b956f0 109 s3c_gpio_cfgpin(pin, S3C2410_GPIO_INPUT);
a21765a7
BD
110 }
111 }
112}
113
2261e0e6 114/* s3c_pm_configure_extint
a21765a7
BD
115 *
116 * configure all external interrupt pins
117*/
118
2261e0e6 119void s3c_pm_configure_extint(void)
a21765a7
BD
120{
121 int pin;
122
123 /* for each of the external interrupts (EINT0..EINT15) we
124 * need to check wether it is an external interrupt source,
125 * and then configure it as an input if it is not
126 */
127
070276d5
BD
128 for (pin = S3C2410_GPF(0); pin <= S3C2410_GPF(7); pin++) {
129 s3c_pm_check_resume_pin(pin, pin - S3C2410_GPF(0));
a21765a7
BD
130 }
131
070276d5
BD
132 for (pin = S3C2410_GPG(0); pin <= S3C2410_GPG(7); pin++) {
133 s3c_pm_check_resume_pin(pin, (pin - S3C2410_GPG(0))+8);
a21765a7
BD
134 }
135}
136
62feee64 137
2261e0e6 138void s3c_pm_restore_core(void)
a21765a7 139{
6419711a
BD
140 s3c_pm_do_restore_core(core_save, ARRAY_SIZE(core_save));
141 s3c_pm_do_restore(misc_save, ARRAY_SIZE(misc_save));
a21765a7
BD
142}
143
2261e0e6 144void s3c_pm_save_core(void)
a21765a7 145{
2261e0e6
BD
146 s3c_pm_do_save(misc_save, ARRAY_SIZE(misc_save));
147 s3c_pm_do_save(core_save, ARRAY_SIZE(core_save));
a21765a7 148}
2261e0e6 149
This page took 0.300873 seconds and 5 git commands to generate.