ARM: S5P6442: Add clock support for S5P6442
[deliverable/linux.git] / arch / arm / plat-s5p / include / plat / irqs.h
CommitLineData
b7db51be
KK
1/* linux/arch/arm/plat-s5p/include/plat/irqs.h
2 *
3 * Copyright (c) 2009 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com/
5 *
6 * S5P Common IRQ support
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#ifndef __ASM_PLAT_S5P_IRQS_H
14#define __ASM_PLAT_S5P_IRQS_H __FILE__
15
16/* we keep the first set of CPU IRQs out of the range of
17 * the ISA space, so that the PC104 has them to itself
18 * and we don't end up having to do horrible things to the
19 * standard ISA drivers....
20 *
21 * note, since we're using the VICs, our start must be a
22 * mulitple of 32 to allow the common code to work
23 */
24
25#define S5P_IRQ_OFFSET (32)
26
27#define S5P_IRQ(x) ((x) + S5P_IRQ_OFFSET)
28
29#define S5P_VIC0_BASE S5P_IRQ(0)
30#define S5P_VIC1_BASE S5P_IRQ(32)
31
81317960
KK
32#define VIC_BASE(x) (S5P_VIC0_BASE + ((x)*32))
33
b7db51be
KK
34#define IRQ_VIC0_BASE S5P_VIC0_BASE
35#define IRQ_VIC1_BASE S5P_VIC1_BASE
36
37/* UART interrupts, each UART has 4 intterupts per channel so
38 * use the space between the ISA and S3C main interrupts. Note, these
39 * are not in the same order as the S3C24XX series! */
40
41#define IRQ_S5P_UART_BASE0 (16)
42#define IRQ_S5P_UART_BASE1 (20)
43#define IRQ_S5P_UART_BASE2 (24)
44#define IRQ_S5P_UART_BASE3 (28)
45
46#define UART_IRQ_RXD (0)
47#define UART_IRQ_ERR (1)
48#define UART_IRQ_TXD (2)
49
50#define IRQ_S5P_UART_RX0 (IRQ_S5P_UART_BASE0 + UART_IRQ_RXD)
51#define IRQ_S5P_UART_TX0 (IRQ_S5P_UART_BASE0 + UART_IRQ_TXD)
52#define IRQ_S5P_UART_ERR0 (IRQ_S5P_UART_BASE0 + UART_IRQ_ERR)
53
54#define IRQ_S5P_UART_RX1 (IRQ_S5P_UART_BASE1 + UART_IRQ_RXD)
55#define IRQ_S5P_UART_TX1 (IRQ_S5P_UART_BASE1 + UART_IRQ_TXD)
56#define IRQ_S5P_UART_ERR1 (IRQ_S5P_UART_BASE1 + UART_IRQ_ERR)
57
58#define IRQ_S5P_UART_RX2 (IRQ_S5P_UART_BASE2 + UART_IRQ_RXD)
59#define IRQ_S5P_UART_TX2 (IRQ_S5P_UART_BASE2 + UART_IRQ_TXD)
60#define IRQ_S5P_UART_ERR2 (IRQ_S5P_UART_BASE2 + UART_IRQ_ERR)
61
62#define IRQ_S5P_UART_RX3 (IRQ_S5P_UART_BASE3 + UART_IRQ_RXD)
63#define IRQ_S5P_UART_TX3 (IRQ_S5P_UART_BASE3 + UART_IRQ_TXD)
64#define IRQ_S5P_UART_ERR3 (IRQ_S5P_UART_BASE3 + UART_IRQ_ERR)
65
66/* S3C compatibilty defines */
67#define IRQ_S3CUART_RX0 IRQ_S5P_UART_RX0
68#define IRQ_S3CUART_RX1 IRQ_S5P_UART_RX1
69#define IRQ_S3CUART_RX2 IRQ_S5P_UART_RX2
70#define IRQ_S3CUART_RX3 IRQ_S5P_UART_RX3
71
72/* VIC based IRQs */
73
74#define S5P_IRQ_VIC0(x) (S5P_VIC0_BASE + (x))
75#define S5P_IRQ_VIC1(x) (S5P_VIC1_BASE + (x))
76
87aef30e 77#define S5P_TIMER_IRQ(x) S5P_IRQ(11 + (x))
b7db51be
KK
78
79#define IRQ_TIMER0 S5P_TIMER_IRQ(0)
80#define IRQ_TIMER1 S5P_TIMER_IRQ(1)
81#define IRQ_TIMER2 S5P_TIMER_IRQ(2)
82#define IRQ_TIMER3 S5P_TIMER_IRQ(3)
83#define IRQ_TIMER4 S5P_TIMER_IRQ(4)
84
85#endif /* __ASM_PLAT_S5P_IRQS_H */
This page took 0.030414 seconds and 5 git commands to generate.