Linux 3.7-rc2
[deliverable/linux.git] / arch / arm / plat-samsung / clock.c
CommitLineData
adbefaa5
BD
1/* linux/arch/arm/plat-s3c24xx/clock.c
2 *
50f430e3 3 * Copyright 2004-2005 Simtec Electronics
adbefaa5
BD
4 * Ben Dooks <ben@simtec.co.uk>
5 *
6 * S3C24XX Core clock control support
7 *
8 * Based on, and code from linux/arch/arm/mach-versatile/clock.c
9 **
10 ** Copyright (C) 2004 ARM Limited.
11 ** Written by Deep Blue Solutions Limited.
12 *
13 *
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License as published by
16 * the Free Software Foundation; either version 2 of the License, or
17 * (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
27*/
28
29#include <linux/init.h>
30#include <linux/module.h>
31#include <linux/kernel.h>
32#include <linux/list.h>
33#include <linux/errno.h>
34#include <linux/err.h>
35#include <linux/platform_device.h>
edbaa603 36#include <linux/device.h>
adbefaa5
BD
37#include <linux/interrupt.h>
38#include <linux/ioport.h>
39#include <linux/clk.h>
40#include <linux/spinlock.h>
adbefaa5 41#include <linux/io.h>
436c3878
ADK
42#if defined(CONFIG_DEBUG_FS)
43#include <linux/debugfs.h>
44#endif
adbefaa5
BD
45
46#include <mach/hardware.h>
47#include <asm/irq.h>
48
49#include <plat/cpu-freq.h>
50
51#include <plat/clock.h>
52#include <plat/cpu.h>
53
7cf4b482
MS
54#include <linux/serial_core.h>
55#include <plat/regs-serial.h> /* for s3c24xx_uart_devs */
56
adbefaa5
BD
57/* clock information */
58
59static LIST_HEAD(clocks);
60
61/* We originally used an mutex here, but some contexts (see resume)
62 * are calling functions such as clk_set_parent() with IRQs disabled
63 * causing an BUG to be triggered.
64 */
65DEFINE_SPINLOCK(clocks_lock);
66
caf27307
MS
67/* Global watchdog clock used by arch_wtd_reset() callback */
68struct clk *s3c2410_wdtclk;
69static int __init s3c_wdt_reset_init(void)
70{
71 s3c2410_wdtclk = clk_get(NULL, "watchdog");
72 if (IS_ERR(s3c2410_wdtclk))
73 printk(KERN_WARNING "%s: warning: cannot get watchdog clock\n", __func__);
74 return 0;
75}
76arch_initcall(s3c_wdt_reset_init);
77
adbefaa5
BD
78/* enable and disable calls for use with the clk struct */
79
80static int clk_null_enable(struct clk *clk, int enable)
81{
82 return 0;
83}
84
adbefaa5
BD
85int clk_enable(struct clk *clk)
86{
0cdf3aff
MB
87 unsigned long flags;
88
adbefaa5
BD
89 if (IS_ERR(clk) || clk == NULL)
90 return -EINVAL;
91
92 clk_enable(clk->parent);
93
0cdf3aff 94 spin_lock_irqsave(&clocks_lock, flags);
adbefaa5
BD
95
96 if ((clk->usage++) == 0)
97 (clk->enable)(clk, 1);
98
0cdf3aff 99 spin_unlock_irqrestore(&clocks_lock, flags);
adbefaa5
BD
100 return 0;
101}
102
103void clk_disable(struct clk *clk)
104{
0cdf3aff
MB
105 unsigned long flags;
106
adbefaa5
BD
107 if (IS_ERR(clk) || clk == NULL)
108 return;
109
0cdf3aff 110 spin_lock_irqsave(&clocks_lock, flags);
adbefaa5
BD
111
112 if ((--clk->usage) == 0)
113 (clk->enable)(clk, 0);
114
0cdf3aff 115 spin_unlock_irqrestore(&clocks_lock, flags);
adbefaa5
BD
116 clk_disable(clk->parent);
117}
118
119
120unsigned long clk_get_rate(struct clk *clk)
121{
13acc291 122 if (IS_ERR_OR_NULL(clk))
adbefaa5
BD
123 return 0;
124
125 if (clk->rate != 0)
126 return clk->rate;
127
b3bf41be
BD
128 if (clk->ops != NULL && clk->ops->get_rate != NULL)
129 return (clk->ops->get_rate)(clk);
adbefaa5
BD
130
131 if (clk->parent != NULL)
132 return clk_get_rate(clk->parent);
133
134 return clk->rate;
135}
136
137long clk_round_rate(struct clk *clk, unsigned long rate)
138{
13acc291 139 if (!IS_ERR_OR_NULL(clk) && clk->ops && clk->ops->round_rate)
b3bf41be 140 return (clk->ops->round_rate)(clk, rate);
adbefaa5
BD
141
142 return rate;
143}
144
145int clk_set_rate(struct clk *clk, unsigned long rate)
146{
d6838a62 147 unsigned long flags;
adbefaa5
BD
148 int ret;
149
13acc291 150 if (IS_ERR_OR_NULL(clk))
adbefaa5
BD
151 return -EINVAL;
152
153 /* We do not default just do a clk->rate = rate as
154 * the clock may have been made this way by choice.
155 */
156
b3bf41be
BD
157 WARN_ON(clk->ops == NULL);
158 WARN_ON(clk->ops && clk->ops->set_rate == NULL);
adbefaa5 159
b3bf41be 160 if (clk->ops == NULL || clk->ops->set_rate == NULL)
adbefaa5
BD
161 return -EINVAL;
162
d6838a62 163 spin_lock_irqsave(&clocks_lock, flags);
b3bf41be 164 ret = (clk->ops->set_rate)(clk, rate);
d6838a62 165 spin_unlock_irqrestore(&clocks_lock, flags);
adbefaa5
BD
166
167 return ret;
168}
169
170struct clk *clk_get_parent(struct clk *clk)
171{
172 return clk->parent;
173}
174
175int clk_set_parent(struct clk *clk, struct clk *parent)
176{
dbc5e1e8 177 unsigned long flags;
adbefaa5
BD
178 int ret = 0;
179
13acc291 180 if (IS_ERR_OR_NULL(clk) || IS_ERR_OR_NULL(parent))
adbefaa5
BD
181 return -EINVAL;
182
dbc5e1e8 183 spin_lock_irqsave(&clocks_lock, flags);
adbefaa5 184
b3bf41be
BD
185 if (clk->ops && clk->ops->set_parent)
186 ret = (clk->ops->set_parent)(clk, parent);
adbefaa5 187
dbc5e1e8 188 spin_unlock_irqrestore(&clocks_lock, flags);
adbefaa5
BD
189
190 return ret;
191}
192
adbefaa5
BD
193EXPORT_SYMBOL(clk_enable);
194EXPORT_SYMBOL(clk_disable);
195EXPORT_SYMBOL(clk_get_rate);
196EXPORT_SYMBOL(clk_round_rate);
197EXPORT_SYMBOL(clk_set_rate);
198EXPORT_SYMBOL(clk_get_parent);
199EXPORT_SYMBOL(clk_set_parent);
200
201/* base clocks */
202
ed276849 203int clk_default_setrate(struct clk *clk, unsigned long rate)
adbefaa5
BD
204{
205 clk->rate = rate;
206 return 0;
207}
208
ed276849 209struct clk_ops clk_ops_def_setrate = {
b3bf41be
BD
210 .set_rate = clk_default_setrate,
211};
212
adbefaa5
BD
213struct clk clk_xtal = {
214 .name = "xtal",
adbefaa5
BD
215 .rate = 0,
216 .parent = NULL,
217 .ctrlbit = 0,
218};
219
4b31d8b2
BD
220struct clk clk_ext = {
221 .name = "ext",
4b31d8b2
BD
222};
223
224struct clk clk_epll = {
225 .name = "epll",
4b31d8b2
BD
226};
227
adbefaa5
BD
228struct clk clk_mpll = {
229 .name = "mpll",
b3bf41be 230 .ops = &clk_ops_def_setrate,
adbefaa5
BD
231};
232
233struct clk clk_upll = {
234 .name = "upll",
adbefaa5
BD
235 .parent = NULL,
236 .ctrlbit = 0,
237};
238
239struct clk clk_f = {
240 .name = "fclk",
adbefaa5
BD
241 .rate = 0,
242 .parent = &clk_mpll,
243 .ctrlbit = 0,
adbefaa5
BD
244};
245
246struct clk clk_h = {
247 .name = "hclk",
adbefaa5
BD
248 .rate = 0,
249 .parent = NULL,
250 .ctrlbit = 0,
b3bf41be 251 .ops = &clk_ops_def_setrate,
adbefaa5
BD
252};
253
254struct clk clk_p = {
255 .name = "pclk",
adbefaa5
BD
256 .rate = 0,
257 .parent = NULL,
258 .ctrlbit = 0,
b3bf41be 259 .ops = &clk_ops_def_setrate,
adbefaa5
BD
260};
261
262struct clk clk_usb_bus = {
263 .name = "usb-bus",
adbefaa5
BD
264 .rate = 0,
265 .parent = &clk_upll,
266};
267
268
adbefaa5
BD
269struct clk s3c24xx_uclk = {
270 .name = "uclk",
adbefaa5
BD
271};
272
273/* initialise the clock system */
274
8428d47a
BD
275/**
276 * s3c24xx_register_clock() - register a clock
277 * @clk: The clock to register
278 *
279 * Add the specified clock to the list of clocks known by the system.
280 */
adbefaa5
BD
281int s3c24xx_register_clock(struct clk *clk)
282{
adbefaa5
BD
283 if (clk->enable == NULL)
284 clk->enable = clk_null_enable;
285
f86c6660
TA
286 /* fill up the clk_lookup structure and register it*/
287 clk->lookup.dev_id = clk->devname;
288 clk->lookup.con_id = clk->name;
289 clk->lookup.clk = clk;
290 clkdev_add(&clk->lookup);
adbefaa5
BD
291
292 return 0;
293}
294
8428d47a
BD
295/**
296 * s3c24xx_register_clocks() - register an array of clock pointers
297 * @clks: Pointer to an array of struct clk pointers
298 * @nr_clks: The number of clocks in the @clks array.
299 *
300 * Call s3c24xx_register_clock() for all the clock pointers contained
301 * in the @clks list. Returns the number of failures.
302 */
adbefaa5
BD
303int s3c24xx_register_clocks(struct clk **clks, int nr_clks)
304{
305 int fails = 0;
306
307 for (; nr_clks > 0; nr_clks--, clks++) {
50ee2d35
BD
308 if (s3c24xx_register_clock(*clks) < 0) {
309 struct clk *clk = *clks;
310 printk(KERN_ERR "%s: failed to register %p: %s\n",
311 __func__, clk, clk->name);
adbefaa5 312 fails++;
50ee2d35 313 }
adbefaa5
BD
314 }
315
316 return fails;
317}
318
1d9f13c4
BD
319/**
320 * s3c_register_clocks() - register an array of clocks
321 * @clkp: Pointer to the first clock in the array.
322 * @nr_clks: Number of clocks to register.
323 *
324 * Call s3c24xx_register_clock() on the @clkp array given, printing an
325 * error if it fails to register the clock (unlikely).
326 */
ab5d97db 327void __init s3c_register_clocks(struct clk *clkp, int nr_clks)
1d9f13c4
BD
328{
329 int ret;
330
331 for (; nr_clks > 0; nr_clks--, clkp++) {
332 ret = s3c24xx_register_clock(clkp);
333
334 if (ret < 0) {
335 printk(KERN_ERR "Failed to register clock %s (%d)\n",
336 clkp->name, ret);
337 }
338 }
339}
340
4e04691b
BD
341/**
342 * s3c_disable_clocks() - disable an array of clocks
343 * @clkp: Pointer to the first clock in the array.
344 * @nr_clks: Number of clocks to register.
345 *
346 * for internal use only at initialisation time. disable the clocks in the
347 * @clkp array.
348 */
349
350void __init s3c_disable_clocks(struct clk *clkp, int nr_clks)
351{
352 for (; nr_clks > 0; nr_clks--, clkp++)
353 (clkp->enable)(clkp, 0);
354}
355
421f91d2 356/* initialise all the clocks */
adbefaa5
BD
357
358int __init s3c24xx_register_baseclocks(unsigned long xtal)
359{
50f430e3 360 printk(KERN_INFO "S3C24XX Clocks, Copyright 2004 Simtec Electronics\n");
adbefaa5
BD
361
362 clk_xtal.rate = xtal;
363
364 /* register our clocks */
365
366 if (s3c24xx_register_clock(&clk_xtal) < 0)
367 printk(KERN_ERR "failed to register master xtal\n");
368
369 if (s3c24xx_register_clock(&clk_mpll) < 0)
370 printk(KERN_ERR "failed to register mpll clock\n");
371
372 if (s3c24xx_register_clock(&clk_upll) < 0)
373 printk(KERN_ERR "failed to register upll clock\n");
374
375 if (s3c24xx_register_clock(&clk_f) < 0)
376 printk(KERN_ERR "failed to register cpu fclk\n");
377
378 if (s3c24xx_register_clock(&clk_h) < 0)
379 printk(KERN_ERR "failed to register cpu hclk\n");
380
381 if (s3c24xx_register_clock(&clk_p) < 0)
382 printk(KERN_ERR "failed to register cpu pclk\n");
383
384 return 0;
385}
386
436c3878
ADK
387#if defined(CONFIG_PM_DEBUG) && defined(CONFIG_DEBUG_FS)
388/* debugfs support to trace clock tree hierarchy and attributes */
389
390static struct dentry *clk_debugfs_root;
391
392static int clk_debugfs_register_one(struct clk *c)
393{
394 int err;
12520c43 395 struct dentry *d;
436c3878
ADK
396 struct clk *pa = c->parent;
397 char s[255];
398 char *p = s;
399
f86c6660 400 p += sprintf(p, "%s", c->devname);
436c3878
ADK
401
402 d = debugfs_create_dir(s, pa ? pa->dent : clk_debugfs_root);
403 if (!d)
404 return -ENOMEM;
405
406 c->dent = d;
407
408 d = debugfs_create_u8("usecount", S_IRUGO, c->dent, (u8 *)&c->usage);
409 if (!d) {
410 err = -ENOMEM;
411 goto err_out;
412 }
413
414 d = debugfs_create_u32("rate", S_IRUGO, c->dent, (u32 *)&c->rate);
415 if (!d) {
416 err = -ENOMEM;
417 goto err_out;
418 }
419 return 0;
420
421err_out:
12520c43 422 debugfs_remove_recursive(c->dent);
436c3878
ADK
423 return err;
424}
425
426static int clk_debugfs_register(struct clk *c)
427{
428 int err;
429 struct clk *pa = c->parent;
430
431 if (pa && !pa->dent) {
432 err = clk_debugfs_register(pa);
433 if (err)
434 return err;
435 }
436
437 if (!c->dent) {
438 err = clk_debugfs_register_one(c);
439 if (err)
440 return err;
441 }
442 return 0;
443}
444
445static int __init clk_debugfs_init(void)
446{
447 struct clk *c;
448 struct dentry *d;
449 int err;
450
451 d = debugfs_create_dir("clock", NULL);
452 if (!d)
453 return -ENOMEM;
454 clk_debugfs_root = d;
455
456 list_for_each_entry(c, &clocks, list) {
457 err = clk_debugfs_register(c);
458 if (err)
459 goto err_out;
460 }
461 return 0;
462
463err_out:
464 debugfs_remove_recursive(clk_debugfs_root);
465 return err;
466}
467late_initcall(clk_debugfs_init);
468
469#endif /* defined(CONFIG_PM_DEBUG) && defined(CONFIG_DEBUG_FS) */
This page took 0.334474 seconds and 5 git commands to generate.