arm64: Remove stack duplicating code from jprobes
[deliverable/linux.git] / arch / arm64 / Kconfig
CommitLineData
8c2c3df3
CM
1config ARM64
2 def_bool y
b6197b93 3 select ACPI_CCA_REQUIRED if ACPI
d8f4f161 4 select ACPI_GENERIC_GSI if ACPI
6933de0c 5 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
0cb0786b 6 select ACPI_MCFG if ACPI
21266be9 7 select ARCH_HAS_DEVMEM_IS_ALLOWED
38b04a74 8 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
8c2c3df3 9 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
2b68f6ca 10 select ARCH_HAS_ELF_RANDOMIZE
957e3fac 11 select ARCH_HAS_GCOV_PROFILE_ALL
5e4c7549 12 select ARCH_HAS_KCOV
308c09f1 13 select ARCH_HAS_SG_CHAIN
1f85008e 14 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
c63c8700 15 select ARCH_USE_CMPXCHG_LOCKREF
4badad35 16 select ARCH_SUPPORTS_ATOMIC_RMW
56166230 17 select ARCH_SUPPORTS_NUMA_BALANCING
9170100e 18 select ARCH_WANT_OPTIONAL_GPIOLIB
6212a512 19 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
b6f35981 20 select ARCH_WANT_FRAME_POINTERS
f0b7f8a4 21 select ARCH_HAS_UBSAN_SANITIZE_ALL
25c92a37 22 select ARM_AMBA
1aee5d7a 23 select ARM_ARCH_TIMER
c4188edc 24 select ARM_GIC
875cbf3e 25 select AUDIT_ARCH_COMPAT_GENERIC
3ee80364 26 select ARM_GIC_V2M if PCI
021f6537 27 select ARM_GIC_V3
3ee80364 28 select ARM_GIC_V3_ITS if PCI
bff60792 29 select ARM_PSCI_FW
adace895 30 select BUILDTIME_EXTABLE_SORT
db2789b5 31 select CLONE_BACKWARDS
7ca2ef33 32 select COMMON_CLK
166936ba 33 select CPU_PM if (SUSPEND || CPU_IDLE)
7bc13fd3 34 select DCACHE_WORD_ACCESS
ef37566c 35 select EDAC_SUPPORT
2f34f173 36 select FRAME_POINTER
d4932f9e 37 select GENERIC_ALLOCATOR
8c2c3df3 38 select GENERIC_CLOCKEVENTS
4b3dc967 39 select GENERIC_CLOCKEVENTS_BROADCAST
3be1a5c4 40 select GENERIC_CPU_AUTOPROBE
bf4b558e 41 select GENERIC_EARLY_IOREMAP
2314ee4d 42 select GENERIC_IDLE_POLL_SETUP
8c2c3df3
CM
43 select GENERIC_IRQ_PROBE
44 select GENERIC_IRQ_SHOW
6544e67b 45 select GENERIC_IRQ_SHOW_LEVEL
cb61f676 46 select GENERIC_PCI_IOMAP
65cd4f6c 47 select GENERIC_SCHED_CLOCK
8c2c3df3 48 select GENERIC_SMP_IDLE_THREAD
12a0ef7b
WD
49 select GENERIC_STRNCPY_FROM_USER
50 select GENERIC_STRNLEN_USER
8c2c3df3 51 select GENERIC_TIME_VSYSCALL
a1ddc74a 52 select HANDLE_DOMAIN_IRQ
8c2c3df3 53 select HARDIRQS_SW_RESEND
5284e1b4 54 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
875cbf3e 55 select HAVE_ARCH_AUDITSYSCALL
8e7a4cef 56 select HAVE_ARCH_BITREVERSE
324420bf 57 select HAVE_ARCH_HUGE_VMAP
9732cafd 58 select HAVE_ARCH_JUMP_LABEL
f1b9032f 59 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
9529247d 60 select HAVE_ARCH_KGDB
8f0d3aa9
DC
61 select HAVE_ARCH_MMAP_RND_BITS
62 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
a1ae65b2 63 select HAVE_ARCH_SECCOMP_FILTER
8c2c3df3 64 select HAVE_ARCH_TRACEHOOK
8ee70879
YS
65 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
66 select HAVE_ARM_SMCCC
6077776b 67 select HAVE_EBPF_JIT
af64d2aa 68 select HAVE_C_RECORDMCOUNT
c0c264ae 69 select HAVE_CC_STACKPROTECTOR
5284e1b4 70 select HAVE_CMPXCHG_DOUBLE
95eff6b2 71 select HAVE_CMPXCHG_LOCAL
8ee70879 72 select HAVE_CONTEXT_TRACKING
9b2a60c4 73 select HAVE_DEBUG_BUGVERBOSE
b69ec42b 74 select HAVE_DEBUG_KMEMLEAK
8c2c3df3 75 select HAVE_DMA_API_DEBUG
6ac2104d 76 select HAVE_DMA_CONTIGUOUS
bd7d38db 77 select HAVE_DYNAMIC_FTRACE
50afc33a 78 select HAVE_EFFICIENT_UNALIGNED_ACCESS
af64d2aa 79 select HAVE_FTRACE_MCOUNT_RECORD
819e50e2
AT
80 select HAVE_FUNCTION_TRACER
81 select HAVE_FUNCTION_GRAPH_TRACER
6b90bd4b 82 select HAVE_GCC_PLUGINS
8c2c3df3 83 select HAVE_GENERIC_DMA_COHERENT
8c2c3df3 84 select HAVE_HW_BREAKPOINT if PERF_EVENTS
24da208d 85 select HAVE_IRQ_TIME_ACCOUNTING
8c2c3df3 86 select HAVE_MEMBLOCK
1a2db300 87 select HAVE_MEMBLOCK_NODE_MAP if NUMA
55834a77 88 select HAVE_PATA_PLATFORM
8c2c3df3 89 select HAVE_PERF_EVENTS
2ee0d7fd
JP
90 select HAVE_PERF_REGS
91 select HAVE_PERF_USER_STACK_DUMP
0a8ea52c 92 select HAVE_REGS_AND_STACK_ACCESS_API
5e5f6dc1 93 select HAVE_RCU_TABLE_FREE
055b1212 94 select HAVE_SYSCALL_TRACEPOINTS
2dd0e8d2 95 select HAVE_KPROBES
fcfd708b 96 select HAVE_KRETPROBES if HAVE_KPROBES
876945db 97 select IOMMU_DMA if IOMMU_SUPPORT
8c2c3df3 98 select IRQ_DOMAIN
e8557d1f 99 select IRQ_FORCED_THREADING
fea2acaa 100 select MODULES_USE_ELF_RELA
8c2c3df3
CM
101 select NO_BOOTMEM
102 select OF
103 select OF_EARLY_FLATTREE
8ee70879 104 select OF_NUMA if NUMA && OF
9bf14b7c 105 select OF_RESERVED_MEM
0cb0786b 106 select PCI_ECAM if ACPI
8c2c3df3 107 select PERF_USE_VMALLOC
aa1e8ec1
CM
108 select POWER_RESET
109 select POWER_SUPPLY
8c2c3df3 110 select SPARSE_IRQ
7ac57a89 111 select SYSCTL_EXCEPTION_TRACE
8c2c3df3
CM
112 help
113 ARM 64-bit (AArch64) Linux support.
114
115config 64BIT
116 def_bool y
117
118config ARCH_PHYS_ADDR_T_64BIT
119 def_bool y
120
121config MMU
122 def_bool y
123
030c4d24
MR
124config ARM64_PAGE_SHIFT
125 int
126 default 16 if ARM64_64K_PAGES
127 default 14 if ARM64_16K_PAGES
128 default 12
129
130config ARM64_CONT_SHIFT
131 int
132 default 5 if ARM64_64K_PAGES
133 default 7 if ARM64_16K_PAGES
134 default 4
135
8f0d3aa9
DC
136config ARCH_MMAP_RND_BITS_MIN
137 default 14 if ARM64_64K_PAGES
138 default 16 if ARM64_16K_PAGES
139 default 18
140
141# max bits determined by the following formula:
142# VA_BITS - PAGE_SHIFT - 3
143config ARCH_MMAP_RND_BITS_MAX
144 default 19 if ARM64_VA_BITS=36
145 default 24 if ARM64_VA_BITS=39
146 default 27 if ARM64_VA_BITS=42
147 default 30 if ARM64_VA_BITS=47
148 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
149 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
150 default 33 if ARM64_VA_BITS=48
151 default 14 if ARM64_64K_PAGES
152 default 16 if ARM64_16K_PAGES
153 default 18
154
155config ARCH_MMAP_RND_COMPAT_BITS_MIN
156 default 7 if ARM64_64K_PAGES
157 default 9 if ARM64_16K_PAGES
158 default 11
159
160config ARCH_MMAP_RND_COMPAT_BITS_MAX
161 default 16
162
ce816fa8 163config NO_IOPORT_MAP
d1e6dc91 164 def_bool y if !PCI
8c2c3df3
CM
165
166config STACKTRACE_SUPPORT
167 def_bool y
168
bf0c4e04
JVS
169config ILLEGAL_POINTER_VALUE
170 hex
171 default 0xdead000000000000
172
8c2c3df3
CM
173config LOCKDEP_SUPPORT
174 def_bool y
175
176config TRACE_IRQFLAGS_SUPPORT
177 def_bool y
178
c209f799 179config RWSEM_XCHGADD_ALGORITHM
8c2c3df3
CM
180 def_bool y
181
9fb7410f
DM
182config GENERIC_BUG
183 def_bool y
184 depends on BUG
185
186config GENERIC_BUG_RELATIVE_POINTERS
187 def_bool y
188 depends on GENERIC_BUG
189
8c2c3df3
CM
190config GENERIC_HWEIGHT
191 def_bool y
192
193config GENERIC_CSUM
194 def_bool y
195
196config GENERIC_CALIBRATE_DELAY
197 def_bool y
198
19e7640d 199config ZONE_DMA
8c2c3df3
CM
200 def_bool y
201
29e56940
SC
202config HAVE_GENERIC_RCU_GUP
203 def_bool y
204
8c2c3df3
CM
205config ARCH_DMA_ADDR_T_64BIT
206 def_bool y
207
208config NEED_DMA_MAP_STATE
209 def_bool y
210
211config NEED_SG_DMA_LENGTH
212 def_bool y
213
4b3dc967
WD
214config SMP
215 def_bool y
216
8c2c3df3
CM
217config SWIOTLB
218 def_bool y
219
220config IOMMU_HELPER
221 def_bool SWIOTLB
222
4cfb3613
AB
223config KERNEL_MODE_NEON
224 def_bool y
225
92cc15fc
RH
226config FIX_EARLYCON_MEM
227 def_bool y
228
9f25e6ad
KS
229config PGTABLE_LEVELS
230 int
21539939 231 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
9f25e6ad
KS
232 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
233 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
234 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
44eaacf1
SP
235 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
236 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
9f25e6ad 237
8c2c3df3
CM
238source "init/Kconfig"
239
240source "kernel/Kconfig.freezer"
241
6a377491 242source "arch/arm64/Kconfig.platforms"
8c2c3df3
CM
243
244menu "Bus support"
245
d1e6dc91
LD
246config PCI
247 bool "PCI support"
248 help
249 This feature enables support for PCI bus system. If you say Y
250 here, the kernel will include drivers and infrastructure code
251 to support PCI bus devices.
252
253config PCI_DOMAINS
254 def_bool PCI
255
256config PCI_DOMAINS_GENERIC
257 def_bool PCI
258
259config PCI_SYSCALL
260 def_bool PCI
261
262source "drivers/pci/Kconfig"
d1e6dc91 263
8c2c3df3
CM
264endmenu
265
266menu "Kernel Features"
267
c0a01b84
AP
268menu "ARM errata workarounds via the alternatives framework"
269
270config ARM64_ERRATUM_826319
271 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
272 default y
273 help
274 This option adds an alternative code sequence to work around ARM
275 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
276 AXI master interface and an L2 cache.
277
278 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
279 and is unable to accept a certain write via this interface, it will
280 not progress on read data presented on the read data channel and the
281 system can deadlock.
282
283 The workaround promotes data cache clean instructions to
284 data cache clean-and-invalidate.
285 Please note that this does not necessarily enable the workaround,
286 as it depends on the alternative framework, which will only patch
287 the kernel if an affected CPU is detected.
288
289 If unsure, say Y.
290
291config ARM64_ERRATUM_827319
292 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
293 default y
294 help
295 This option adds an alternative code sequence to work around ARM
296 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
297 master interface and an L2 cache.
298
299 Under certain conditions this erratum can cause a clean line eviction
300 to occur at the same time as another transaction to the same address
301 on the AMBA 5 CHI interface, which can cause data corruption if the
302 interconnect reorders the two transactions.
303
304 The workaround promotes data cache clean instructions to
305 data cache clean-and-invalidate.
306 Please note that this does not necessarily enable the workaround,
307 as it depends on the alternative framework, which will only patch
308 the kernel if an affected CPU is detected.
309
310 If unsure, say Y.
311
312config ARM64_ERRATUM_824069
313 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
314 default y
315 help
316 This option adds an alternative code sequence to work around ARM
317 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
318 to a coherent interconnect.
319
320 If a Cortex-A53 processor is executing a store or prefetch for
321 write instruction at the same time as a processor in another
322 cluster is executing a cache maintenance operation to the same
323 address, then this erratum might cause a clean cache line to be
324 incorrectly marked as dirty.
325
326 The workaround promotes data cache clean instructions to
327 data cache clean-and-invalidate.
328 Please note that this option does not necessarily enable the
329 workaround, as it depends on the alternative framework, which will
330 only patch the kernel if an affected CPU is detected.
331
332 If unsure, say Y.
333
334config ARM64_ERRATUM_819472
335 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
336 default y
337 help
338 This option adds an alternative code sequence to work around ARM
339 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
340 present when it is connected to a coherent interconnect.
341
342 If the processor is executing a load and store exclusive sequence at
343 the same time as a processor in another cluster is executing a cache
344 maintenance operation to the same address, then this erratum might
345 cause data corruption.
346
347 The workaround promotes data cache clean instructions to
348 data cache clean-and-invalidate.
349 Please note that this does not necessarily enable the workaround,
350 as it depends on the alternative framework, which will only patch
351 the kernel if an affected CPU is detected.
352
353 If unsure, say Y.
354
355config ARM64_ERRATUM_832075
356 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
357 default y
358 help
359 This option adds an alternative code sequence to work around ARM
360 erratum 832075 on Cortex-A57 parts up to r1p2.
361
362 Affected Cortex-A57 parts might deadlock when exclusive load/store
363 instructions to Write-Back memory are mixed with Device loads.
364
365 The workaround is to promote device loads to use Load-Acquire
366 semantics.
367 Please note that this does not necessarily enable the workaround,
498cd5c3
MZ
368 as it depends on the alternative framework, which will only patch
369 the kernel if an affected CPU is detected.
370
371 If unsure, say Y.
372
373config ARM64_ERRATUM_834220
374 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
375 depends on KVM
376 default y
377 help
378 This option adds an alternative code sequence to work around ARM
379 erratum 834220 on Cortex-A57 parts up to r1p2.
380
381 Affected Cortex-A57 parts might report a Stage 2 translation
382 fault as the result of a Stage 1 fault for load crossing a
383 page boundary when there is a permission or device memory
384 alignment fault at Stage 1 and a translation fault at Stage 2.
385
386 The workaround is to verify that the Stage 1 translation
387 doesn't generate a fault before handling the Stage 2 fault.
388 Please note that this does not necessarily enable the workaround,
c0a01b84
AP
389 as it depends on the alternative framework, which will only patch
390 the kernel if an affected CPU is detected.
391
392 If unsure, say Y.
393
905e8c5d
WD
394config ARM64_ERRATUM_845719
395 bool "Cortex-A53: 845719: a load might read incorrect data"
396 depends on COMPAT
397 default y
398 help
399 This option adds an alternative code sequence to work around ARM
400 erratum 845719 on Cortex-A53 parts up to r0p4.
401
402 When running a compat (AArch32) userspace on an affected Cortex-A53
403 part, a load at EL0 from a virtual address that matches the bottom 32
404 bits of the virtual address used by a recent load at (AArch64) EL1
405 might return incorrect data.
406
407 The workaround is to write the contextidr_el1 register on exception
408 return to a 32-bit task.
409 Please note that this does not necessarily enable the workaround,
410 as it depends on the alternative framework, which will only patch
411 the kernel if an affected CPU is detected.
412
413 If unsure, say Y.
414
df057cc7
WD
415config ARM64_ERRATUM_843419
416 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
417 depends on MODULES
418 default y
fd045f6c 419 select ARM64_MODULE_CMODEL_LARGE
df057cc7
WD
420 help
421 This option builds kernel modules using the large memory model in
422 order to avoid the use of the ADRP instruction, which can cause
423 a subsequent memory access to use an incorrect address on Cortex-A53
424 parts up to r0p4.
425
426 Note that the kernel itself must be linked with a version of ld
427 which fixes potentially affected ADRP instructions through the
428 use of veneers.
429
430 If unsure, say Y.
431
94100970
RR
432config CAVIUM_ERRATUM_22375
433 bool "Cavium erratum 22375, 24313"
434 default y
435 help
436 Enable workaround for erratum 22375, 24313.
437
438 This implements two gicv3-its errata workarounds for ThunderX. Both
439 with small impact affecting only ITS table allocation.
440
441 erratum 22375: only alloc 8MB table size
442 erratum 24313: ignore memory access type
443
444 The fixes are in ITS initialization and basically ignore memory access
445 type and table size provided by the TYPER and BASER registers.
446
447 If unsure, say Y.
448
fbf8f40e
GK
449config CAVIUM_ERRATUM_23144
450 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
451 depends on NUMA
452 default y
453 help
454 ITS SYNC command hang for cross node io and collections/cpu mapping.
455
456 If unsure, say Y.
457
6d4e11c5
RR
458config CAVIUM_ERRATUM_23154
459 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
460 default y
461 help
462 The gicv3 of ThunderX requires a modified version for
463 reading the IAR status to ensure data synchronization
464 (access to icc_iar1_el1 is not sync'ed before and after).
465
466 If unsure, say Y.
467
104a0c02
AP
468config CAVIUM_ERRATUM_27456
469 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
470 default y
471 help
472 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
473 instructions may cause the icache to become corrupted if it
474 contains data for a non-current ASID. The fix is to
475 invalidate the icache when changing the mm context.
476
477 If unsure, say Y.
478
c0a01b84
AP
479endmenu
480
481
e41ceed0
JL
482choice
483 prompt "Page size"
484 default ARM64_4K_PAGES
485 help
486 Page size (translation granule) configuration.
487
488config ARM64_4K_PAGES
489 bool "4KB"
490 help
491 This feature enables 4KB pages support.
492
44eaacf1
SP
493config ARM64_16K_PAGES
494 bool "16KB"
495 help
496 The system will use 16KB pages support. AArch32 emulation
497 requires applications compiled with 16K (or a multiple of 16K)
498 aligned segments.
499
8c2c3df3 500config ARM64_64K_PAGES
e41ceed0 501 bool "64KB"
8c2c3df3
CM
502 help
503 This feature enables 64KB pages support (4KB by default)
504 allowing only two levels of page tables and faster TLB
db488be3
SP
505 look-up. AArch32 emulation requires applications compiled
506 with 64K aligned segments.
8c2c3df3 507
e41ceed0
JL
508endchoice
509
510choice
511 prompt "Virtual address space size"
512 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
44eaacf1 513 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
e41ceed0
JL
514 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
515 help
516 Allows choosing one of multiple possible virtual address
517 space sizes. The level of translation table is determined by
518 a combination of page size and virtual address space size.
519
21539939 520config ARM64_VA_BITS_36
56a3f30e 521 bool "36-bit" if EXPERT
21539939
SP
522 depends on ARM64_16K_PAGES
523
e41ceed0
JL
524config ARM64_VA_BITS_39
525 bool "39-bit"
526 depends on ARM64_4K_PAGES
527
528config ARM64_VA_BITS_42
529 bool "42-bit"
530 depends on ARM64_64K_PAGES
531
44eaacf1
SP
532config ARM64_VA_BITS_47
533 bool "47-bit"
534 depends on ARM64_16K_PAGES
535
c79b954b
JL
536config ARM64_VA_BITS_48
537 bool "48-bit"
c79b954b 538
e41ceed0
JL
539endchoice
540
541config ARM64_VA_BITS
542 int
21539939 543 default 36 if ARM64_VA_BITS_36
e41ceed0
JL
544 default 39 if ARM64_VA_BITS_39
545 default 42 if ARM64_VA_BITS_42
44eaacf1 546 default 47 if ARM64_VA_BITS_47
c79b954b 547 default 48 if ARM64_VA_BITS_48
e41ceed0 548
a872013d
WD
549config CPU_BIG_ENDIAN
550 bool "Build big-endian kernel"
551 help
552 Say Y if you plan on running a kernel in big-endian mode.
553
f6e763b9
MB
554config SCHED_MC
555 bool "Multi-core scheduler support"
f6e763b9
MB
556 help
557 Multi-core scheduler support improves the CPU scheduler's decision
558 making when dealing with multi-core CPU chips at a cost of slightly
559 increased overhead in some places. If unsure say N here.
560
561config SCHED_SMT
562 bool "SMT scheduler support"
f6e763b9
MB
563 help
564 Improves the CPU scheduler's decision making when dealing with
565 MultiThreading at a cost of slightly increased overhead in some
566 places. If unsure say N here.
567
8c2c3df3 568config NR_CPUS
62aa9655
GK
569 int "Maximum number of CPUs (2-4096)"
570 range 2 4096
15942853 571 # These have to remain sorted largest to smallest
e3672649 572 default "64"
8c2c3df3 573
9327e2c6
MR
574config HOTPLUG_CPU
575 bool "Support for hot-pluggable CPUs"
217d453d 576 select GENERIC_IRQ_MIGRATION
9327e2c6
MR
577 help
578 Say Y here to experiment with turning CPUs off and on. CPUs
579 can be controlled through /sys/devices/system/cpu.
580
1a2db300
GK
581# Common NUMA Features
582config NUMA
583 bool "Numa Memory Allocation and Scheduler Support"
584 depends on SMP
585 help
586 Enable NUMA (Non Uniform Memory Access) support.
587
588 The kernel will try to allocate memory used by a CPU on the
589 local memory of the CPU and add some more
590 NUMA awareness to the kernel.
591
592config NODES_SHIFT
593 int "Maximum NUMA Nodes (as a power of 2)"
594 range 1 10
595 default "2"
596 depends on NEED_MULTIPLE_NODES
597 help
598 Specify the maximum number of NUMA Nodes available on the target
599 system. Increases memory reserved to accommodate various tables.
600
601config USE_PERCPU_NUMA_NODE_ID
602 def_bool y
603 depends on NUMA
604
8c2c3df3 605source kernel/Kconfig.preempt
f90df5e2 606source kernel/Kconfig.hz
8c2c3df3 607
83863f25 608config ARCH_SUPPORTS_DEBUG_PAGEALLOC
da24eb1f 609 depends on !HIBERNATION
83863f25
LA
610 def_bool y
611
8c2c3df3
CM
612config ARCH_HAS_HOLES_MEMORYMODEL
613 def_bool y if SPARSEMEM
614
615config ARCH_SPARSEMEM_ENABLE
616 def_bool y
617 select SPARSEMEM_VMEMMAP_ENABLE
618
619config ARCH_SPARSEMEM_DEFAULT
620 def_bool ARCH_SPARSEMEM_ENABLE
621
622config ARCH_SELECT_MEMORY_MODEL
623 def_bool ARCH_SPARSEMEM_ENABLE
624
625config HAVE_ARCH_PFN_VALID
626 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
627
628config HW_PERF_EVENTS
6475b2d8
MR
629 def_bool y
630 depends on ARM_PMU
8c2c3df3 631
084bd298
SC
632config SYS_SUPPORTS_HUGETLBFS
633 def_bool y
634
084bd298 635config ARCH_WANT_HUGE_PMD_SHARE
21539939 636 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
084bd298 637
a41dc0e8
CM
638config ARCH_HAS_CACHE_LINE_SIZE
639 def_bool y
640
8c2c3df3
CM
641source "mm/Kconfig"
642
a1ae65b2
AT
643config SECCOMP
644 bool "Enable seccomp to safely compute untrusted bytecode"
645 ---help---
646 This kernel feature is useful for number crunching applications
647 that may need to compute untrusted bytecode during their
648 execution. By using pipes or other transports made available to
649 the process as file descriptors supporting the read/write
650 syscalls, it's possible to isolate those applications in
651 their own address space using seccomp. Once seccomp is
652 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
653 and the task is only allowed to execute a few safe syscalls
654 defined by each seccomp mode.
655
dfd57bc3
SS
656config PARAVIRT
657 bool "Enable paravirtualization code"
658 help
659 This changes the kernel so it can modify itself when it is run
660 under a hypervisor, potentially improving performance significantly
661 over full virtualization.
662
663config PARAVIRT_TIME_ACCOUNTING
664 bool "Paravirtual steal time accounting"
665 select PARAVIRT
666 default n
667 help
668 Select this option to enable fine granularity task steal time
669 accounting. Time spent executing other tasks in parallel with
670 the current vCPU is discounted from the vCPU power. To account for
671 that, there can be a small performance impact.
672
673 If in doubt, say N here.
674
d28f6df1
GL
675config KEXEC
676 depends on PM_SLEEP_SMP
677 select KEXEC_CORE
678 bool "kexec system call"
679 ---help---
680 kexec is a system call that implements the ability to shutdown your
681 current kernel, and to start another kernel. It is like a reboot
682 but it is independent of the system firmware. And like a reboot
683 you can start any kernel with it, not just Linux.
684
aa42aa13
SS
685config XEN_DOM0
686 def_bool y
687 depends on XEN
688
689config XEN
c2ba1f7d 690 bool "Xen guest support on ARM64"
aa42aa13 691 depends on ARM64 && OF
83862ccf 692 select SWIOTLB_XEN
dfd57bc3 693 select PARAVIRT
aa42aa13
SS
694 help
695 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
696
d03bb145
SC
697config FORCE_MAX_ZONEORDER
698 int
699 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
44eaacf1 700 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
d03bb145 701 default "11"
44eaacf1
SP
702 help
703 The kernel memory allocator divides physically contiguous memory
704 blocks into "zones", where each zone is a power of two number of
705 pages. This option selects the largest power of two that the kernel
706 keeps in the memory allocator. If you need to allocate very large
707 blocks of physically contiguous memory, then you may need to
708 increase this value.
709
710 This config option is actually maximum order plus one. For example,
711 a value of 11 means that the largest free memory block is 2^10 pages.
712
713 We make sure that we can allocate upto a HugePage size for each configuration.
714 Hence we have :
715 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
716
717 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
718 4M allocations matching the default size used by generic code.
d03bb145 719
1b907f46
WD
720menuconfig ARMV8_DEPRECATED
721 bool "Emulate deprecated/obsolete ARMv8 instructions"
722 depends on COMPAT
723 help
724 Legacy software support may require certain instructions
725 that have been deprecated or obsoleted in the architecture.
726
727 Enable this config to enable selective emulation of these
728 features.
729
730 If unsure, say Y
731
732if ARMV8_DEPRECATED
733
734config SWP_EMULATION
735 bool "Emulate SWP/SWPB instructions"
736 help
737 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
738 they are always undefined. Say Y here to enable software
739 emulation of these instructions for userspace using LDXR/STXR.
740
741 In some older versions of glibc [<=2.8] SWP is used during futex
742 trylock() operations with the assumption that the code will not
743 be preempted. This invalid assumption may be more likely to fail
744 with SWP emulation enabled, leading to deadlock of the user
745 application.
746
747 NOTE: when accessing uncached shared regions, LDXR/STXR rely
748 on an external transaction monitoring block called a global
749 monitor to maintain update atomicity. If your system does not
750 implement a global monitor, this option can cause programs that
751 perform SWP operations to uncached memory to deadlock.
752
753 If unsure, say Y
754
755config CP15_BARRIER_EMULATION
756 bool "Emulate CP15 Barrier instructions"
757 help
758 The CP15 barrier instructions - CP15ISB, CP15DSB, and
759 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
760 strongly recommended to use the ISB, DSB, and DMB
761 instructions instead.
762
763 Say Y here to enable software emulation of these
764 instructions for AArch32 userspace code. When this option is
765 enabled, CP15 barrier usage is traced which can help
766 identify software that needs updating.
767
768 If unsure, say Y
769
2d888f48
SP
770config SETEND_EMULATION
771 bool "Emulate SETEND instruction"
772 help
773 The SETEND instruction alters the data-endianness of the
774 AArch32 EL0, and is deprecated in ARMv8.
775
776 Say Y here to enable software emulation of the instruction
777 for AArch32 userspace code.
778
779 Note: All the cpus on the system must have mixed endian support at EL0
780 for this feature to be enabled. If a new CPU - which doesn't support mixed
781 endian - is hotplugged in after this feature has been enabled, there could
782 be unexpected results in the applications.
783
784 If unsure, say Y
1b907f46
WD
785endif
786
0e4a0709
WD
787menu "ARMv8.1 architectural features"
788
789config ARM64_HW_AFDBM
790 bool "Support for hardware updates of the Access and Dirty page flags"
791 default y
792 help
793 The ARMv8.1 architecture extensions introduce support for
794 hardware updates of the access and dirty information in page
795 table entries. When enabled in TCR_EL1 (HA and HD bits) on
796 capable processors, accesses to pages with PTE_AF cleared will
797 set this bit instead of raising an access flag fault.
798 Similarly, writes to read-only pages with the DBM bit set will
799 clear the read-only bit (AP[2]) instead of raising a
800 permission fault.
801
802 Kernels built with this configuration option enabled continue
803 to work on pre-ARMv8.1 hardware and the performance impact is
804 minimal. If unsure, say Y.
805
806config ARM64_PAN
807 bool "Enable support for Privileged Access Never (PAN)"
808 default y
809 help
810 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
811 prevents the kernel or hypervisor from accessing user-space (EL0)
812 memory directly.
813
814 Choosing this option will cause any unprotected (not using
815 copy_to_user et al) memory access to fail with a permission fault.
816
817 The feature is detected at runtime, and will remain as a 'nop'
818 instruction if the cpu does not implement the feature.
819
820config ARM64_LSE_ATOMICS
821 bool "Atomic instructions"
822 help
823 As part of the Large System Extensions, ARMv8.1 introduces new
824 atomic instructions that are designed specifically to scale in
825 very large systems.
826
827 Say Y here to make use of these instructions for the in-kernel
828 atomic routines. This incurs a small overhead on CPUs that do
829 not support these instructions and requires the kernel to be
830 built with binutils >= 2.25.
831
1f364c8c
MZ
832config ARM64_VHE
833 bool "Enable support for Virtualization Host Extensions (VHE)"
834 default y
835 help
836 Virtualization Host Extensions (VHE) allow the kernel to run
837 directly at EL2 (instead of EL1) on processors that support
838 it. This leads to better performance for KVM, as they reduce
839 the cost of the world switch.
840
841 Selecting this option allows the VHE feature to be detected
842 at runtime, and does not affect processors that do not
843 implement this feature.
844
0e4a0709
WD
845endmenu
846
f993318b
WD
847menu "ARMv8.2 architectural features"
848
57f4959b
JM
849config ARM64_UAO
850 bool "Enable support for User Access Override (UAO)"
851 default y
852 help
853 User Access Override (UAO; part of the ARMv8.2 Extensions)
854 causes the 'unprivileged' variant of the load/store instructions to
855 be overriden to be privileged.
856
857 This option changes get_user() and friends to use the 'unprivileged'
858 variant of the load/store instructions. This ensures that user-space
859 really did have access to the supplied memory. When addr_limit is
860 set to kernel memory the UAO bit will be set, allowing privileged
861 access to kernel memory.
862
863 Choosing this option will cause copy_to_user() et al to use user-space
864 memory permissions.
865
866 The feature is detected at runtime, the kernel will use the
867 regular load/store instructions if the cpu does not implement the
868 feature.
869
f993318b
WD
870endmenu
871
fd045f6c
AB
872config ARM64_MODULE_CMODEL_LARGE
873 bool
874
875config ARM64_MODULE_PLTS
876 bool
877 select ARM64_MODULE_CMODEL_LARGE
878 select HAVE_MOD_ARCH_SPECIFIC
879
1e48ef7f
AB
880config RELOCATABLE
881 bool
882 help
883 This builds the kernel as a Position Independent Executable (PIE),
884 which retains all relocation metadata required to relocate the
885 kernel binary at runtime to a different virtual address than the
886 address it was linked at.
887 Since AArch64 uses the RELA relocation format, this requires a
888 relocation pass at runtime even if the kernel is loaded at the
889 same address it was linked at.
890
f80fb3a3
AB
891config RANDOMIZE_BASE
892 bool "Randomize the address of the kernel image"
b9c220b5 893 select ARM64_MODULE_PLTS if MODULES
f80fb3a3
AB
894 select RELOCATABLE
895 help
896 Randomizes the virtual address at which the kernel image is
897 loaded, as a security feature that deters exploit attempts
898 relying on knowledge of the location of kernel internals.
899
900 It is the bootloader's job to provide entropy, by passing a
901 random u64 value in /chosen/kaslr-seed at kernel entry.
902
2b5fe07a
AB
903 When booting via the UEFI stub, it will invoke the firmware's
904 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
905 to the kernel proper. In addition, it will randomise the physical
906 location of the kernel Image as well.
907
f80fb3a3
AB
908 If unsure, say N.
909
910config RANDOMIZE_MODULE_REGION_FULL
911 bool "Randomize the module region independently from the core kernel"
912 depends on RANDOMIZE_BASE
913 default y
914 help
915 Randomizes the location of the module region without considering the
916 location of the core kernel. This way, it is impossible for modules
917 to leak information about the location of core kernel data structures
918 but it does imply that function calls between modules and the core
919 kernel will need to be resolved via veneers in the module PLT.
920
921 When this option is not set, the module region will be randomized over
922 a limited range that contains the [_stext, _etext] interval of the
923 core kernel, so branch relocations are always in range.
924
8c2c3df3
CM
925endmenu
926
927menu "Boot options"
928
5e89c55e
LP
929config ARM64_ACPI_PARKING_PROTOCOL
930 bool "Enable support for the ARM64 ACPI parking protocol"
931 depends on ACPI
932 help
933 Enable support for the ARM64 ACPI parking protocol. If disabled
934 the kernel will not allow booting through the ARM64 ACPI parking
935 protocol even if the corresponding data is present in the ACPI
936 MADT table.
937
8c2c3df3
CM
938config CMDLINE
939 string "Default kernel command string"
940 default ""
941 help
942 Provide a set of default command-line options at build time by
943 entering them here. As a minimum, you should specify the the
944 root device (e.g. root=/dev/nfs).
945
946config CMDLINE_FORCE
947 bool "Always use the default kernel command string"
948 help
949 Always use the default kernel command string, even if the boot
950 loader passes other arguments to the kernel.
951 This is useful if you cannot or don't want to change the
952 command-line options your boot loader passes to the kernel.
953
f4f75ad5
AB
954config EFI_STUB
955 bool
956
f84d0275
MS
957config EFI
958 bool "UEFI runtime support"
959 depends on OF && !CPU_BIG_ENDIAN
960 select LIBFDT
961 select UCS2_STRING
962 select EFI_PARAMS_FROM_FDT
e15dd494 963 select EFI_RUNTIME_WRAPPERS
f4f75ad5
AB
964 select EFI_STUB
965 select EFI_ARMSTUB
f84d0275
MS
966 default y
967 help
968 This option provides support for runtime services provided
969 by UEFI firmware (such as non-volatile variables, realtime
3c7f2550
MS
970 clock, and platform reset). A UEFI stub is also provided to
971 allow the kernel to be booted as an EFI application. This
972 is only useful on systems that have UEFI firmware.
f84d0275 973
d1ae8c00
YL
974config DMI
975 bool "Enable support for SMBIOS (DMI) tables"
976 depends on EFI
977 default y
978 help
979 This enables SMBIOS/DMI feature for systems.
980
981 This option is only useful on systems that have UEFI firmware.
982 However, even with this option, the resultant kernel should
983 continue to boot on existing non-UEFI platforms.
984
8c2c3df3
CM
985endmenu
986
987menu "Userspace binary formats"
988
989source "fs/Kconfig.binfmt"
990
991config COMPAT
992 bool "Kernel support for 32-bit EL0"
755e70b7 993 depends on ARM64_4K_PAGES || EXPERT
8c2c3df3 994 select COMPAT_BINFMT_ELF
af1839eb 995 select HAVE_UID16
84b9e9b4 996 select OLD_SIGSUSPEND3
51682036 997 select COMPAT_OLD_SIGACTION
8c2c3df3
CM
998 help
999 This option enables support for a 32-bit EL0 running under a 64-bit
1000 kernel at EL1. AArch32-specific components such as system calls,
1001 the user helper functions, VFP support and the ptrace interface are
1002 handled appropriately by the kernel.
1003
44eaacf1
SP
1004 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1005 that you will only be able to execute AArch32 binaries that were compiled
1006 with page size aligned segments.
a8fcd8b1 1007
8c2c3df3
CM
1008 If you want to execute 32-bit userspace applications, say Y.
1009
1010config SYSVIPC_COMPAT
1011 def_bool y
1012 depends on COMPAT && SYSVIPC
1013
1014endmenu
1015
166936ba
LP
1016menu "Power management options"
1017
1018source "kernel/power/Kconfig"
1019
82869ac5
JM
1020config ARCH_HIBERNATION_POSSIBLE
1021 def_bool y
1022 depends on CPU_PM
1023
1024config ARCH_HIBERNATION_HEADER
1025 def_bool y
1026 depends on HIBERNATION
1027
166936ba
LP
1028config ARCH_SUSPEND_POSSIBLE
1029 def_bool y
1030
166936ba
LP
1031endmenu
1032
1307220d
LP
1033menu "CPU Power Management"
1034
1035source "drivers/cpuidle/Kconfig"
1036
52e7e816
RH
1037source "drivers/cpufreq/Kconfig"
1038
1039endmenu
1040
8c2c3df3
CM
1041source "net/Kconfig"
1042
1043source "drivers/Kconfig"
1044
f84d0275
MS
1045source "drivers/firmware/Kconfig"
1046
b6a02173
GG
1047source "drivers/acpi/Kconfig"
1048
8c2c3df3
CM
1049source "fs/Kconfig"
1050
c3eb5b14
MZ
1051source "arch/arm64/kvm/Kconfig"
1052
8c2c3df3
CM
1053source "arch/arm64/Kconfig.debug"
1054
1055source "security/Kconfig"
1056
1057source "crypto/Kconfig"
2c98833a
AB
1058if CRYPTO
1059source "arch/arm64/crypto/Kconfig"
1060endif
8c2c3df3
CM
1061
1062source "lib/Kconfig"
This page took 0.228855 seconds and 5 git commands to generate.